M16C/62P Group (M16C/62P, M16C/62PT)
Appendix 2. Difference between M16C/62P and M16C/30P
Rev.2.41
Jan 10, 2006
Page 387 of 390
REJ09B0185-0241
Appendix 2. Difference between M16C/62P and M16C/30P
NOTES:
1.
About the details and the electric characteristics, refer to hardware manual.
Appendix Table 2.1 Function Difference (1)
(1)
Item
M16C/62P
M16C/62A
Shortest instruction
execution time
41.7ns (f(BCLK)=24MHz, VCC1=3.0 to 5.5V)
100ns (f(BCLK)=10MHz, VCC1=2.7 to 5.5V)
62.5ns (f(XIN)=16MHz, VCC=4.2V to 5.5V)
100ns (f(XIN)=10MHz, VCC=2.7V to 5.5V
with software one-wait)
Supply voltage
VCC1=3.0 to 5.5V, VCC2=3.0V to VCC1
(f(BCLK)=24MHz)
VCC1=VCC2=2.7 to 5.5V
(f(BCLK)=10MHz)
VCC=4.2V to 5.5V (f(XIN)=16MHz,
without software wait)
VCC=2.7V to 5.5V (f(XIN)=10MHz,
with software one-wait)
I/O power supply
Double (VCC1, VCC2)
Single (VCC)
Package
80-pin, 100-pin, 128-pin plastic mold QFP
80-pin, 100-pin plastic mold QFP
Voltage detection
circuit
Built-in
Vdet3, Vdet4 detect
Voltage down detect interrupt
Hardware reset 2
None
Clock Generating
Circuit
PLL, XIN, XCIN, on-chip oscillator
When placed in low power mode, a divide-
by-8 value is used for these clocks. The XIN
drive capability is set to HIGH.
XIN, XCIN
When placed in low power mode, the
divide-by-n value for the main clock
does not change. Nor does the XIN
drive capability change.
System clock
protective function
Built-in None
(protected by protect register)
Oscillation Stop,
Re-oscillation
Detection
Function
Built-in
None
Low power
consumption
18mA (VCC1=VCC2=5V, f(BCLK)=24MHz)
8mA (VCC1=VCC2=3V, f(BCLK)=10MHz)
1.8µA (VCC1=VCC2=3V, f(XCIN)=32kHz,
when wait mode)
32.5mA (VCC=5V, f(XIN)=16MHz)
8.5mA (VCC=3V, f(XCIN)=10MHz with
software one-wait)
0.9µA (VCC=3V, f(XCIN)=32kHz,
when wait mode)
Memory Area
Memory area expandable
(4 Mbytes)
1 Mbytes fixed
External Device
Connect
Area
04000h to 07FFFh(PM13=0)
08000h to 0FFFFh(PM10=0)
10000h to 26FFFh
28000h to 7FFFFh
80000h to CFFFFh(PM13=0)
D0000h to FFFFFh(Microprocessor mode)
04000h to 05FFFh(PM13=0)
06000h to CFFFFh
D0000h to FFFFFh(Microprocessor mode)
Upper address in
memory expansion
mode and
microprocessor mode
P4_0 to P4_3 (A16 to A19), P3_4 to P3_7
(A12 to A15) : Switchable between
address bus and I/O port
P4_0 to P4_3 (A16 to A19) : Switchable
between address bus and I/O port
A12 to A15 : No switchable
Access to SFR
Variable (1 to 2 waits)
1 wait fixed
Software wait to
external area
Variable (0 to 3 waits)
Variable (0 to 1 wait)
Protect
Can be set for PM0, PM1, PM2, CM0,
CM1, CM2, PLC0, INVC0, INVC1, PD9,
S3C, S4C, TB2SC, PCLKR, VCR2, D4INT
registers
Can be set for PM0, PM1, CM0, CM1,
PD9, S3C, S4C registers
Watchdog timer
Watchdog timer interrupt or watchdog
timer reset is selected
Count source protective mode is available
Watchdog timer interrupt
No count source protective mode
Address match
interrupt
4
2
http://www.xinpian.net
提供单片机解密、IC解密、芯片解密业务
010-62245566 13810019655