C - 3
2.
Items revised or added in previous versions
REVISION HISTORY
M16C/64A Group Hardware Manual
Rev.
Date
Description
Page
Summary
1.01
Feb 03, 2009
-
First Edition issued.
1.10
Jul 15, 2009
-
Watchdog Timer Reset Register
→
Watchdog Timer Refresh Register
3
Table 1.2 "Specifications for the 100-Pin Package (2/2)" partially modified
4
Table 1.3 "Product List" partially modified
5
Figure 1.2 "Marking Diagram (Top View)" partially modified
18
Figure 3.2 "Memory Map" 13800h
→
13000h
20
Table 4.1 “SFR Information (1/16)” reset value in VCR1 modified
21
Table 4.2 “SFR Information (2/16)” reset value in VW1C modified and notes partially modified
29
Table 4.10 “SFR Information (10/16)” reset value in S11 modified
40
Figure 6.1 "Reset Circuit Block Diagram" list of SFRs modified
44
6.3 "Optional Function Select Area" partially added
44
6.3.1 "Optional Function Select Address 1 (OFS1)" partially modified
46
Table 6.6 "Pin Status When
RESET
Pin Level is Low" partially modified
48
Figure 6.3 "Reset Sequence" partially modified
49
6.4.2 "Hardware Reset" partially modified
49
Figure 6.4 "Reset Circuit Example" partially modified
50
6.4.3 "Power-On Reset Function" partially added
50
Figure 6.5 "Power-On Reset Circuit and Operation Example" partially modified
51, 51
6.4.5 and 6.4.6 “Voltage Monitor 1, 2 Reset” partially modified
54
6.5.1 "Power Supply Rising Gradient" partially modified
55
Table 7.1 "Voltage Detector Specifications" partially modified
57
Table 7.2 "Registers" partially modified
58
7.2.1 "Voltage Detector 2 Flag Register (VCR1)" reset value modified
61
7.2.4 "Voltage Detector 1 Level Select Register (VD1LS)" partially modified
63
7.2.6 "Voltage Monitor 1 Control Register (VW1C)" partially modified
65
7.2.7 "Voltage Monitor 2 Control Register (VW2C)" partially modified
67
7.3 "Optional Function Select Area" partially added
67
7.3.1 "Optional Function Select Address 1 (OFS1)" partially modified
73, 76
Figure 7.6 and Figure 7.8 “Voltage Monitor 1, 2 Interrupt/Reset Operation Example” partially modified
78
Table 8.1 "Clock Generator Specifications" partially modified
86
8.2.4 "Oscillation Stop Detection Register (CM2)" partially modified
92
Figure 8.3 "Relation between Main Clock and PLL Clock" partially modified
93
8.3.3 "125 kHz On-Chip Oscillator Clock (fOCO-S)" td (OCOS)
→
tsu(fOCO-S)
104
8.9.5 “PLL Frequency Synthesizer” deleted
104
8.9.5 "Starting PLL Clock Oscillation" added
107
9.2.2 "Flash Memory Control Register 2 (FMR2)" partially deleted
117
Table 9.6 "Resets and Interrupts to Exit Wait Mode and Conditions for Use" partially modified
119
Table 9.7 "Pin Status in Stop Mode" partially modified
122
9.4.2.1 "Slow Read Mode" partially modified
123
Figure 9.5 "Setting and Canceling Low Current Consumption Read Mode" partially modified
134
Table 11.1 "Bus Specifications" 0 to 2 software waits
→
0 to 1 software waits
136
11.2.1 "Chip Select Control Register (CSR)" partially modified
148
Table 11.11 "Bits and Bus Cycles Related to Software Wait States (External Area)" note added
151
11.4.4 "Wait and
RDY
" partially deleted
169, 170
Figure 13.6 "I/O Ports (6/9)" and Figure 13.7 "I/O Ports (7/9)" note added
182
13.4.2 "Priority Level of Peripheral Function I/O" partially deleted
205
Table 14.7 "Relocatable Vector Tables (2/2)" note partially modified
207
Figure 14.3 "Time Required for Executing Interrupt Sequence" note partially modified
217
Figure 14.12 "Procedure for Changing the Interrupt Generate Factor" partially modified
225
15.3 "Optional Function Select Area" partially added
225
15.3.1 "Optional Function Select Address 1 (OFS1)" partially modified
239
Table 16.7 "Timing at Which the DMAS Bit Changes State" partially modified
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...