R01UH0136EJ0210 Rev.2.10
Page 119 of 800
Jul 31, 2012
M16C/64A Group
9. Power Control
Figure 9.2
Clock Divide Transition
PLL clock
divided by 16
PLL clock
divided by 4
PLL clock
divided by 2
PLL operating mode
PLL clock
divided by 1
PLL clock
divided by 8
c
b
a, c
b, e, f
fOCO-S
divided by 16
fOCO-S
divided by 4
fOCO-S
divided by 2
125 kHz on-chip
oscillator mode
fOCO-S
divided by 1
fOCO-S
divided by 8
a, f
e
CPU clock source
CPU clock source
When the clock division ratio is switched in 125 kHz on-chip oscillator
mode, there is no limitation.
CPU clock source
Main clock
divided by 16
Main clock
divided by 4
Main clock
divided by 2
High-speed mode
and
medium-speed mode
Main clock
divided by 1
Main clock
divided by 8
Medium-speed mode
High-speed mode
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...