C - 10
2.00
Feb 07, 2011
290
17.3.7 Programmable Output Mode (Timers A1, A2, and A4):
Added “when the MR2 bit is 1” to the MR1 bit explanation of the Programmable Output Mode Timer
Ai Mode Register (i = 1, 2, 4).
295
17.5.1.2 Event or Trigger: Added.
295
17.5.1.3 Influence of
SD
: Added.
Timer B
312, 318
Table 18.6 Registers and Settings in Timer Mode and Table 18.10 Registers and Settings in Pulse
Period/Pulse Width Measurement Modes:
Changed the Bit column of the TBi1 and TBi from “7 to 0”.
314
Table 18.8 Registers and Settings in Event Counter Mode:
• Changed the Setting column in the PCLKR, and TBCS0 to TBCS2 rows.
• Changed the Bit column of the TBi1 and TBi from “7 to 0”.
314
Timer Bi Mode Register (i = 0 to 5) in 18.3.3 Event Counter Mode:
• Changed the Function column of the TCK1 bit.
• Added the TCK1 bit explanation.
317
Table 18.9 Specifications of Pulse Period/Pulse Width Measurement Modes:
• Deleted the specification ”when counting” in the Write to timer row.
• Added note 3.
323
18.5.3.2 Event: Added.
324
18.5.4.3 Event or Trigger: Added.
Three-Phase Motor Control Timer
338
19.2.9 Position-Data-Retain Function Control Register (PDRF):
Added the explanation of the function in the PDRT row.
364
19.5.2 Influence of
SD
: Changed the section title.
Remote Control Signal Receiver
400
Figure 22.1 Remote Control Signal Receiver Block Diagram (1/3): Deleted PMCiBC.
404
22.2.1 PMCi Function Select Register 0 (PMCiCON0) (i = 0, 1):
Changed lines 1 to 2 in the HDEN bit explanation.
408
22.2.3 PMCi Function Select Register 2 (PMCiCON2) (i = 0, 1):
Changed the Function column of bits PSEL0 and PSEL1.
411
22.2.5 PMCi Status Register (PMCiSTS) (i = 0, 1):
• Added the explanations below the register diagram.
• Added the condition to become 0 of the CPFLG bit.
• Changed the explanation and condition to become 0 of the DRFLG bit.
• Changed the BFULFLG bit explanation.
• Changed the condition to become 0 of the PTHDFLG bit.
415
22.2.7 PMCi Header Pattern Set Register (MIN) (PMCiHDPMIN) (i = 0, 1) PMCi Header Pattern
Set Register (MAX) (PMCiHDPMAX) (i = 0, 1):
Changed the explanation below the register diagram.
416
Figure 22.4 Setting Values of the Header Pattern and Data Patterns: Added.
417
22.2.8 PMCi Data 0 Pattern Set Register (MIN) (PMCiD0PMIN) (i = 0, 1) PMCi Data 0 Pattern Set
Register (MAX) (PMCiD0PMAX) (i = 0, 1) PMCi Data 1 Pattern Set Register (MIN) (PMCiD1PMIN)
(i = 0, 1) PMCi Data 1 Pattern Set Register (MAX) (PMCiD1PMAX) (i = 0, 1):
Changed the explanation below the register diagram.
418
22.2.9 PMCi Measurements Register (PMCiTIM) (i = 0, 1):
Added the explanation below the register diagram.
418
22.2.10 PMC0 Receive Bit Count Register (PMC0RBIT):
Changed the explanation below the register diagram.
419
22.2.11 PMC0 Receive Data Store Register i (PMC0DATi) (i = 0 to 5):
Added the last 2 lines to the explanation below the register diagram.
423
22.3.1.2 PMCi Input: Added the third to fifth lines from the bottom.
426, 432
Table 22.10 and Table 22.13 Registers and Setting Values in Pattern Match Mode:
• Changed the TIMINT row of the PMCiINT register.
• Deleted the PMCiBC row.
427
Figure 22.6 Operations in Pattern Match Mode: Deleted bits EN, IR, and DRFLG.
428
Figure 22.7 Flag Operation Example: Added the “PTHDFLG” and “Frame starts timing”.
428
22.3.2.1 Header Detection (PMC0, PMC1): Added the detailed explanations.
REVISION HISTORY
M16C/64A Group Hardware Manual
Rev.
Date
Description
Page
Summary
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...