C - 5
1.10
Jul 15, 2009
576
25.5.3 "Generating Stop Condition" added
577, 578
Figure 25.22 "Generating a Stop Condition" and Figure 25.23 "Abnormal Waveform" added
582
26.2.1 "CEC Function Control Register 1 (CECC1)" partially modified
583
26.2.2 "CEC Function Control Register 2 (CECC2)" partially deleted
602
Figure 26.10 "Reception Example (Change from Error Low Pulse Output Disabled to Enabled
When an Error Occurs)" partially modified
603
Figure 26.12 "Falling Timing of Transmit Signal" 000b
→
00b
610
26.5.2 “Low Level Period of ACK Input/Output” deleted
612
Figure 27.1 "A/D Converter Block Diagram" partially modified
620
27.2.6 "A/D Control Register 1 (ADCON1)" partially modified
621
Figure 27.3 "A/D Conversion Timing" 2.5
φ
AD
→
25
φ
AD
623
Figure 27.5 "A/D conversion Start Timing When External Trigger Input" added
628, 631,
633, 635,
637
Table 27.9, Table 27.11, Table 27.13, Table 27.15, and Table 27.17 "Registers and Settings "
partially modified
641
27.7.2 "
φ
A/D frequency" deleted
656
30.2 "Memory Map" partially modified
657
Table 30.3 "Program ROM 1, Program ROM 2, and Data Flash" User boot program line added
658
30.3.1 "Flash Memory Control Register 0 (FMR0)" partially modified
661
30.3.2 "Flash Memory Control Register 1 (FMR1)" partially added
663
30.3.4 "Flash Memory Control Register 6 (FMR6)" partially modified
664
30.4 "Optional Function Select Area" partially modified
664
Figure 30.2 "Option Function Select Area" added
664
30.4.1 "Optional Function Select Address 1 (OFS1)" partially modified
666
Figure 30.3 "User Boot Code Area" 13800h
→
13000h
676
30.8.3.8 "Block Blank Check Command" partially added
677
30.8.4 "Status Register" partially modified
677
Table 30.13 "Difference in Reading of Status Register" added
677
30.8.4.1 to 30.8.4.3 “Sequencer Status (Bits SR7 and FMR00)”, Erase Status (Bits SR5 and
FMR07), Program Status (Bits SR4 and FMR06) deleted
679
30.8.4.2 "Handling Procedure for Errors" added
680
30.8.5 "EW0 Mode" partially modified
681
30.8.6 "EW1 Mode" partially modified
685
30.9.4 "Standard Serial I/O Mode 1" partially deleted
685, 687
Table 30.18, Table 30.20 Pin Functions (Flash Memory Standard Serial I/O Mode) partially modified
687
30.9.5 "Standard Serial I/O Mode 2" partially deleted
688
Figure 30.17 "Circuit Application in Standard Serial I/O Mode 2" note added
689
30.11.3.2 "CPU Rewrite Mode Select" added
690
30.11.3.10 "Software Command" partially modified
691
30.11.4.1 "Location of User Boot Mode Program" added
691
30.11.5 "EW1 Mode" added
692
Table 31.1 "Absolute Maximum Ratings" partially modified
693
Table 31.2 "Recommended Operating Conditions (1/3)" partially modified
694
Table 31.3 "Recommended Operating Conditions (2/3)" partially modified
695
Table 31.4 "Recommended Operating Conditions (3/3)" added
695
Figure 31.1 "Ripple Waveform" added
696
Table 31.5 "A/D Conversion Characteristics (1/2)" partially modified
696
Figure 31.2 "A/D Accuracy Measure Circuit" added
697
Table 31.6 "A/D Conversion Characteristics (2/2)" partially modified
699
Table 31.8 "CPU Clock When Operating Flash Memory (f
(BCLK)
)" partially modified
699
Table 31.9 "Flash Memory (Program ROM 1, 2) Electrical Characteristics" notes modified
701
Table 31.11 "Voltage Detector 0 Electrical Characteristics" partially modified
701
Table 31.12 "Voltage Detector 1 Electrical Characteristics" partially modified
702
Table 31.13 "Voltage Detector 2 Electrical Characteristics" partially modified
REVISION HISTORY
M16C/64A Group Hardware Manual
Rev.
Date
Description
Page
Summary
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...