R01UH0136EJ0210 Rev.2.10
Page 279 of 800
Jul 31, 2012
M16C/64A Group
17. Timer A
TCK1 (Two-phase pulse signal processing operation type select bit) (b7)
The TCK1 bit can be set only for timer A3. No matter how this bit is set, timers A2 and A4 always
operate in normal processing mode and multiply-by-4 processing mode, respectively.
b7
1
0
0
0
1
0
b6 b5 b4
b1
b2
b3
Symbol
TA2MR to TA4MR
Address
0338h to 033Ah
Reset Value
00h
b0
Function
Bit Symbol
Bit Name
RW
Event Counter Mode (When Using Two-Phase Pulse Signal Processing)
Timer Ai Mode Register (i = 2 to 4)
MR1
TCK0
Count operation type
select bit
0 : Reload type
1 : Free-run type
b1 b0
0 1 : Event counter mode
Operation mode select bit
TMOD1
TMOD0
MR2
MR3
MR0
RW
RW
RW
RW
RW
RW
RW
Set to 0 to use two-phase signal processing
Set to 0 to use two-phase signal processing
Set to 1 to use two-phase signal processing
Set to 0 to use two-phase signal processing
TCK1
RW
Two-phase pulse signal
processing operation type
select bit
0 : Normal processing operation
1 : Multiply-by-4 processing operation
Содержание M16C/60 Series
Страница 853: ...M16C 64A Group R01UH0136EJ0210...