![Renesas 89HPES24T3G2ZBAL Скачать руководство пользователя страница 145](http://html1.mh-extra.com/html/renesas/89hpes24t3g2zbal/89hpes24t3g2zbal_user-manual_1440928145.webp)
IDT Configuration Registers
PES24T3G2 User Manual
8 - 63
February 22, 2012
Notes
SMBUSCTL - SMBus Control (0x428)
26
LAERR
RW1C
0x0
Lost Arbitration Error. When the master SMBus interface loses
arbitration for the SMBus, it automatically re-arbitrates for the
SMBus. If the master SMBus interface loses 16 consecutive arbi-
tration attempts, then the transaction is aborted and this bit is set.
27
OTHERERR
RW1C
0x0
Other Error. This bit is set if a misplaced START or STOP condi-
tion is detected by the master SMBus interface.
28
ICSERR
RW1C
0x0
Initialization Checksum Error. This bit is set if an invalid check-
sum is computed during Serial EEPROM initialization or when a
configuration done command is not found in the serial EEPROM.
29
URIA
RW1C
0x0
Unmapped Register Initialization Attempt. This bit is set if an
attempt is made to initialize via serial EEPROM a register that is
not defined in the corresponding PCI configuration space.
31:30
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
15:0
MSMBCP
RW
HWINIT
Sticky
Master SMBus Clock Prescalar. This field contains a clock
prescalar value used during master SMBus transactions. The
prescalar clock period is equal to 32 ns multiplied by the value in
this field. When the field is cleared to zero or one, the clock is
stopped.
The initial value of this field is 0x0139 when the master SMBus is
configured to operate in slow mode (i.e., 100 KHz) in the boot
configuration and to 0x0053
1
when it is configured to operate in
fast mode (i.e., 400 KHz).
16
MSMBIOM
RW
0x0
Sticky
Master SMBus Ignore Other Masters. When this bit is set, the
master SMBus proceeds with transactions regardless of whether
it won or lost arbitration.
17
ICHECKSUM
RW
0x0
Sticky
Ignore Checksum Errors. When this bit is set, serial EEPROM
initialization checksum errors are ignored (i.e., the checksum
always passes).
19:18
SSMBMODE
RW
0x0
Sticky
Slave SMBus Mode. The salve SMBus contains internal glitch
counters on the SSMBCLK and SSMBDAT signals that wait
approximately 1uS before sampling or driving these signals. This
field allows the glitch counter time to be reduced or entirely
removed. In some systems, this may permit high speed slave
SMBus operation.
0x0 - (normal) Slave SMBus normal mode. Glitch counters oper-
ate with 1uS delay.
0x1 - (fast) Slave SMBus interface fast mode. Glitch counters
operate with 100nS delay.
0x2 - (disabled) Slave SMBus interface with glitch counters dis-
abled. Glitch counters operate with zero delay which effec-
tively removes them.
0x3 - reserved.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES24T3G2ZBAL
Страница 8: ...IDT PES24T3G2 User Manual 6 February 22 2012 Notes...
Страница 12: ...IDT Table of Contents PES24T3G2 User Manual iv February 22 2012 Notes...
Страница 14: ...IDT List of Tables PES24T3G2 User Manual vi February 22 2012 Notes...
Страница 16: ...IDT List of Figures PES24T3G2 User Manual viii February 22 2012 Notes...
Страница 20: ...IDT Register List PES24T3G2 User Manual xii February 22 2012 Notes...
Страница 32: ...IDT PES24T3G2 Device Overview PES24T3G2 User Manual 1 12 February 22 2012 Notes...
Страница 72: ...IDT SMBus Interfaces PES24T3G2 User Manual 5 20 February 22 2012 Notes...
Страница 76: ...IDT Power Management PES24T3G2 User Manual 6 4 February 22 2012 Notes...
Страница 156: ...IDT Configuration Registers PES24T3G2 User Manual 8 74 February 22 2012 Notes...