IDT Configuration Registers
PES24T3G2 User Manual
8 - 30
February 22, 2012
Notes
PCIESCTL - PCI Express Slot Control (0x058)
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABPE
RW
0x0
Attention Button Pressed Enable. This bit when set enables
generation of a Hot-Plug interrupt or wake-up event on an atten-
tion button pressed event.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
1
PFDE
RW
0x0
Power Fault Detected Enable. This bit when set enables the
generation of a Hot-Plug interrupt or wake-up event on a power
fault event.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
2
MRLSCE
RW
0x0
MRL Sensor Change Enable. This bit when set enables the
generation of a Hot-Plug interrupt or wake-up event on a MRL
sensor change event.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
3
PDCE
RW
0x0
Presence Detected Changed Enable. This bit when set enables
the generation of a Hot-Plug interrupt or wake-up event on a
presence detect change event.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
4
CCIE
RW
0x0
Command Complete Interrupt Enable. This bit when set
enables the generation of a Hot-Plug interrupt when a command
is completed by the Hot-Plug Controller.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
5
HPIE
RW
0x0
Hot Plug Interrupt Enable. This bit when set enables generation
of a Hot-Plug interrupt on enabled Hot-Plug events.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
7:6
AIC
RW
0x3
Attention Indicator Control. When read, this register returns the
current state of the Attention Indicator. Writing to this register sets
the indicator.
This bit is read-only and has a value of zero when the corre-
sponding capability is not enabled in the PCIESCAP register.
This field is always zero if the ATTIP bit is cleared in the PCIES-
CAP register.
0x0 - (reserved) Reserved
0x1 - (on) On
0x2 - (blink) Blink
0x3 - (off) Off
Содержание 89HPES24T3G2ZBAL
Страница 8: ...IDT PES24T3G2 User Manual 6 February 22 2012 Notes...
Страница 12: ...IDT Table of Contents PES24T3G2 User Manual iv February 22 2012 Notes...
Страница 14: ...IDT List of Tables PES24T3G2 User Manual vi February 22 2012 Notes...
Страница 16: ...IDT List of Figures PES24T3G2 User Manual viii February 22 2012 Notes...
Страница 20: ...IDT Register List PES24T3G2 User Manual xii February 22 2012 Notes...
Страница 32: ...IDT PES24T3G2 Device Overview PES24T3G2 User Manual 1 12 February 22 2012 Notes...
Страница 72: ...IDT SMBus Interfaces PES24T3G2 User Manual 5 20 February 22 2012 Notes...
Страница 76: ...IDT Power Management PES24T3G2 User Manual 6 4 February 22 2012 Notes...
Страница 156: ...IDT Configuration Registers PES24T3G2 User Manual 8 74 February 22 2012 Notes...