![Renesas 89HPES24T3G2ZBAL Скачать руководство пользователя страница 110](http://html1.mh-extra.com/html/renesas/89hpes24t3g2zbal/89hpes24t3g2zbal_user-manual_1440928110.webp)
IDT Configuration Registers
PES24T3G2 User Manual
8 - 28
February 22, 2012
Notes
PCIESCAP - PCI Express Slot Capabilities (0x054)
13
DLLLA
RO
0x0
Data Link Layer Link Active. This bit indicates the status for the
data link control and management state machine.
0x0 - (not_active) Data link layer not active state
0x1 - (active) Data link layer active state
This bit must never be set by hardware if the DLLLA bit in the
PCIELCAP register is cleared.
14
LBWSTS
RW1C
0x0
Link Bandwidth Management Status. This bit is set to indicate
that either of the following have occurred without the link transi-
tioning through the DL_Down state.
A link retraining initiated by setting the LRET bit in the PCIELCTL
register has completed.
The PHY has autonomously changed link speed or width to
attempt to correct unreliable link operation either through an
LTSSM time-out or a higher level process.
This bit must be set if the Physical Layer reports a speed or width
change was initiated by the downstream component that was not
indicated as an autonomous change.
If the LBN field in the PCIELCAP register is cleared, this field is
hardwired to zero.
This field is hardwired to zero in the upstream port.
15
LABWSTS
RW1C
0x0
Link Autonomous Bandwidth Status. This bit is set to indicate
that either that the PHY has autonomously changed link speed or
width for reasons other than to attempt to correct unreliable link
operation.
This bit must be set if the Physical Layer reports a speed or width
change was initiated by the downstream component that was
indicated as an autonomous change.
If the LBN field in the PCIELCAP register is cleared, this field is
hardwired to zero.
This field is hardwired to zero in the upstream port.
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABP
RWL
0x0
Attention Button Present. This bit is set when the Attention But-
ton is implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
1
PCP
RWL
0x0
Power Control Present. This bit is set when a Power Controller
is implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
2
MRLP
RWL
0x0
MRL Sensor Present. This bit is set when an MRL Sensor is
implemented for the port.
This bit is read-only and has a value of zero when the SLOT bit in
the PCIECAP register is cleared.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES24T3G2ZBAL
Страница 8: ...IDT PES24T3G2 User Manual 6 February 22 2012 Notes...
Страница 12: ...IDT Table of Contents PES24T3G2 User Manual iv February 22 2012 Notes...
Страница 14: ...IDT List of Tables PES24T3G2 User Manual vi February 22 2012 Notes...
Страница 16: ...IDT List of Figures PES24T3G2 User Manual viii February 22 2012 Notes...
Страница 20: ...IDT Register List PES24T3G2 User Manual xii February 22 2012 Notes...
Страница 32: ...IDT PES24T3G2 Device Overview PES24T3G2 User Manual 1 12 February 22 2012 Notes...
Страница 72: ...IDT SMBus Interfaces PES24T3G2 User Manual 5 20 February 22 2012 Notes...
Страница 76: ...IDT Power Management PES24T3G2 User Manual 6 4 February 22 2012 Notes...
Страница 156: ...IDT Configuration Registers PES24T3G2 User Manual 8 74 February 22 2012 Notes...