
UM10375
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 3 — 14 June 2011
360 of 368
NXP Semiconductors
UM10375
Chapter 23: LPC13xx Supplementary information
23.5 Contents
Chapter 1: LPC13xx Introductory information
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
How to read this manual . . . . . . . . . . . . . . . . . . 3
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Ordering options . . . . . . . . . . . . . . . . . . . . . . . . 5
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Chapter 2: LPC13xx Memory mapping
How to read this chapter . . . . . . . . . . . . . . . . . . 8
Memory map. . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Memory remapping . . . . . . . . . . . . . . . . . . . . . . 9
Chapter 3: LPC13xx System configuration
How to read this chapter . . . . . . . . . . . . . . . . . 10
USB clocking and power control. . . . . . . . . . . .10
SSP1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
BOD control . . . . . . . . . . . . . . . . . . . . . . . . . . .10
Input pins to the start logic . . . . . . . . . . . . . . . .11
PIO reset status registers . . . . . . . . . . . . . . . . .11
Entering Deep power-down mode . . . . . . . . . .11
Enabling sequence for UART clock . . . . . . . . .11
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 12
Clocking and power control . . . . . . . . . . . . . . 13
Register description . . . . . . . . . . . . . . . . . . . . 14
System memory remap register . . . . . . . . . . . 16
Peripheral reset control register . . . . . . . . . . . 17
System PLL control register . . . . . . . . . . . . . . 17
System PLL status register. . . . . . . . . . . . . . . 18
USB PLL control register . . . . . . . . . . . . . . . . 18
USB PLL status register . . . . . . . . . . . . . . . . . 19
System oscillator control register . . . . . . . . . . 20
Watchdog oscillator control register . . . . . . . . 20
Internal resonant crystal control register. . . . . 21
System reset status register . . . . . . . . . . . . . . 22
System PLL clock source select register . . . . 22
USB PLL clock source select register. . . . . . . 23
USB PLL clock source update enable register 24
Main clock source select register . . . . . . . . . . 24
Main clock source update enable register . . . 24
System AHB clock divider register . . . . . . . . . 25
System AHB clock control register . . . . . . . . . 25
SSP0 clock divider register. . . . . . . . . . . . . . . 27
UART clock divider register . . . . . . . . . . . . . . 27
SSP1 clock divider register. . . . . . . . . . . . . . . 28
Trace clock divider register . . . . . . . . . . . . . . . 28
SYSTICK clock divider register. . . . . . . . . . . . 28
USB clock source select register . . . . . . . . . . 28
USB clock source update enable register. . . . 29
USB clock divider register. . . . . . . . . . . . . . . . 29
WDT clock source select register . . . . . . . . . . 30
WDT clock source update enable register . . . 30
WDT clock divider register . . . . . . . . . . . . . . . 30
CLKOUT clock source select register . . . . . . 31
CLKOUT clock source update enable register 31
CLKOUT clock divider register. . . . . . . . . . . . 31
POR captured PIO status register 0 . . . . . . . 32
POR captured PIO status register 1 . . . . . . . 32
BOD control register . . . . . . . . . . . . . . . . . . . 33
System tick counter calibration register . . . . . 33
Start logic edge control register 0 . . . . . . . . . 34
Start logic signal enable register 0 . . . . . . . . . 34
Start logic reset register 0 . . . . . . . . . . . . . . . 35
Start logic status register 0 . . . . . . . . . . . . . . 35
Start logic edge control register 1 . . . . . . . . . 35
Start logic signal enable register 1 . . . . . . . . . 36
Start logic reset register 1 . . . . . . . . . . . . . . . 36
Start logic status register 1 . . . . . . . . . . . . . . 37
Deep-sleep mode configuration register . . . . 37
Wake-up configuration register . . . . . . . . . . . 38
Power-down configuration register . . . . . . . . 39
Device ID register . . . . . . . . . . . . . . . . . . . . . 41
Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
Start-up behavior. . . . . . . . . . . . . . . . . . . . . . . 41
Brown-out detection . . . . . . . . . . . . . . . . . . . . 42
Power management . . . . . . . . . . . . . . . . . . . . 42
Active mode . . . . . . . . . . . . . . . . . . . . . . . . . . 43
Power configuration in Active mode. . . . . . . . 43
Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . . 43
Power configuration in Sleep mode . . . . . . . . 43
Programming Sleep mode . . . . . . . . . . . . . . . 43
Wake-up from Sleep mode . . . . . . . . . . . . . . 44
Deep-sleep mode. . . . . . . . . . . . . . . . . . . . . . 44
Power configuration in Deep-sleep mode . . . 44
Programming Deep-sleep mode . . . . . . . . . . 44
Wake-up from Deep-sleep mode . . . . . . . . . . 45
Deep power-down mode . . . . . . . . . . . . . . . . 45
Programming Deep power-down mode . . . . . 46
Wake-up from Deep power-down mode . . . . 46
Deep-sleep mode details . . . . . . . . . . . . . . . . 46
IRC oscillator . . . . . . . . . . . . . . . . . . . . . . . . . 46
Start logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47