
UM10375
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 3 — 14 June 2011
74 of 368
NXP Semiconductors
UM10375
Chapter 6: LPC13xx Interrupt controller
6.6.8 Interrupt Clear-Pending Register 1 register
The ICPR1 register allows clearing the pending state of the second group of peripheral
interrupts, or for reading the pending state of those interrupts. Setting the pending state of
interrupts is done through the ISPR0 and ISPR1 registers (
and
).
The bit description is as follows for all bits in this register:
Write —
Writing 0 has no effect, writing 1 changes the interrupt state to not pending.
Read —
0 indicates that the interrupt is not pending, 1 indicates that the interrupt is
pending.
Table 75.
Interrupt Set-Pending Register 1 register (ISPR1 - address 0xE000 E204) bit
description
Bit
Symbol
Description
0
ICP_PIO2_8
PIO0_0 start logic input interrupt pending clear.
1
ICP_PIO2_9
PIO2_9 start logic input interrupt pending clear.
2
ICP_PIO2_10
PIO2_10 start logic input interrupt pending clear.
3
ICP_PIO2_11
PIO2_11 start logic input interrupt pending clear.
4
ICP_PIO3_0
PIO3_0 start logic input interrupt pending clear.
5
ICP_PIO3_1
PIO3_0 start logic input interrupt pending clear.
6
ICP_PIO3_2
PIO3_0 start logic input interrupt pending clear.
7
ICP_PIO3_3
PIO3_0 start logic input interrupt pending clear.
8
ICP_I2C0
I
2
C0 interrupt pending clear.
9
ICP_CT16B0
Timer CT16B0 interrupt pending clear.
10
ICP_CT16B1
Timer CT16B1 interrupt pending clear.
11
ICP_CT32B0
Timer CT32B0 interrupt pending clear.
12
ICP_CT32B1
Timer CT32B1 interrupt pending clear.
13
ICP_SSP0
SSP0 interrupt pending clear.
14
ICP_UART
UART interrupt pending clear.
15
ICP_USBIRQ
USB IRQ interrupt pending clear.
16
ICP_USBFRQ
USB FRQ interrupt pending clear.
17
ICP_ADC
ADC interrupt pending clear.
18
ICP_WDT
WDT interrupt pending clear.
19
ICP_BOD
BOD interrupt pending clear.
20
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
21
ICP_PIO_3
GPIO port 3 interrupt pending clear.
22
ICP_PIO_2
GPIO port 2 interrupt pending clear.
23
ICP_PIO_1
GPIO port 1 interrupt pending clear.
24
ICP_PIO_0
GPIO port 0 interrupt pending clear.
25
ICP_SSP1
SSP1 interrupt pending clear.
31:26
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.