17
User’s Manual U15104EJ2V0UD
LIST OF FIGURES (3/4)
Figure No.
Title
Page
11-1
Block Diagram of Serial Interface SIO30 ...........................................................................................
147
11-2
Block Diagram of Serial Interface SIO31 ...........................................................................................
148
11-3
Block Diagram of Serial Interface SIO32 ...........................................................................................
148
11-4
Format of Serial Operating Mode Registers 30 to 32 (CSIM30 to CSIM32) ...................................
150
11-5
Format of Serial Port Select Register 32 (SIO32SEL) ......................................................................
151
11-6
Timing in 3-Wire Serial I/O Mode .......................................................................................................
154
12-1
Basic Configuration of Interrupt Function ..........................................................................................
158
12-2
Format of Interrupt Request Flag Registers (IF0L, IF0H) .................................................................
161
12-3
Format of Interrupt Mask Flag Registers (MK0L, MK0H) .................................................................
162
12-4
Format of Priority Specification Flag Registers (PR0L, PR0H) ........................................................
163
12-5
Format of External Interrupt Rising Edge Enable Register (EGP) and
External Interrupt Falling Edge Enable Register (EGN) ...................................................................
164
12-6
Configuration of Program Status Word (PSW) ..................................................................................
165
12-7
Flowchart from Generation of Non-Maskable Interrupt Request to Acknowledgement ..................
167
12-8
Non-Maskable Interrupt Request Acknowledgement Timing ............................................................
167
12-9
Non-Maskable Interrupt Request Acknowledgement Operation .......................................................
168
12-10
Interrupt Request Acknowledgement Processing Algorithm .............................................................
170
12-11
Interrupt Request Acknowledgement Timing (Minimum Time) .........................................................
171
12-12
Interrupt Request Acknowledgement Timing (Maximum Time) ........................................................
171
12-13
Multiple Interrupt Servicing Example .................................................................................................
174
12-14
Pending Interrupt Request .................................................................................................................
176
13-1
Block Diagram of PLL Frequency Synthesizer ..................................................................................
179
13-2
Format of PLL Mode Select Register (PLLMD) .................................................................................
181
13-3
Format of PLL Reference Mode Register (PLLRF) ...........................................................................
182
13-4
Format of PLL Unlock F/F Judge Register (PLLUL) .........................................................................
183
13-5
Format of PLL Data Transfer Register (PLLNS) ...............................................................................
184
13-6
Configuration of Input Select Block and Programmable Divider ......................................................
185
13-7
Configuration of Reference Frequency Generator ............................................................................
186
13-8
Configuration of Phase Comparator, Charge Pump, and Unlock F/F ..............................................
186
13-9
Relationship Between f
r
, f
N
, UP, and DW ..........................................................................................
187
13-10
Configuration of Error Out Output ......................................................................................................
188
14-1
Block Diagram of Frequency Counter ................................................................................................
196
14-2
Format of IF Counter Mode Select Register (IFCMD) ......................................................................
197
14-3
Format of IF Counter Control Register (IFCCR) ...............................................................................
198
14-4
Format of IF Counter Gate Judge Register (IFCJG) .........................................................................
198
14-5
Block Diagram of Input Pin and Mode Selection ...............................................................................
199
14-6
Gate Timing of Frequency Counter ....................................................................................................
200
14-7
Frequency Counter Input Pin Circuit ..................................................................................................
201
14-8
Gate Status When HALT Instruction Is Executed .............................................................................
201
Содержание mPD178053
Страница 2: ...2 User s Manual U15104EJ2V0UD MEMO ...