16
User’s Manual U15104EJ2V0UD
LIST OF FIGURES (2/4)
Figure No.
Title
Page
6-1
Block Diagram of 8-Bit Timer/Event Counter 50 ...............................................................................
97
6-2
Block Diagram of 8-Bit Timer/Event Counter 51 ...............................................................................
97
6-3
Block Diagram of 8-Bit Timer/Event Counter 52 ...............................................................................
98
6-4
Block Diagram of 8-Bit Timer 53 ........................................................................................................
98
6-5
Format of Timer Clock Select Registers 50 to 52 (TCL50 to TCL52) ..............................................
101
6-6
Format of Timer Clock Select Register 53 (TCL53) ..........................................................................
102
6-7
Format of 8-Bit Timer Mode Control Registers 50 to 52 (TMC50 to TMC52) .................................
103
6-8
Format of 8-Bit Timer Mode Control Register 53 (TMC53) ..............................................................
104
6-9
Timing of Interval Timer Operation ....................................................................................................
106
6-10
Operation Timing of External Event Counter (with Rising Edge Specified) .....................................
109
6-11
Timing of Square Output Operation ...................................................................................................
110
6-12
Operation Timing of PWM Output ......................................................................................................
112
6-13
Timing of Operation When CR5n Is Changed ...................................................................................
113
6-14
Operation Timing of 16-Bit Resolution Cascade Mode (Timers 50 and 51) ....................................
115
6-15
Start Timing of 8-Bit Timer Counter ...................................................................................................
115
6-16
Timing After Changing Compare Register Value During Timer Count Operation ...........................
116
7-1
Block Diagram of Basic Timer ............................................................................................................
117
7-2
Operation Timing of Basic Timer .......................................................................................................
118
7-3
Operating Timing to Poll BTMIF0 Flag ..............................................................................................
118
8-1
Block Diagram of Watchdog Timer ....................................................................................................
119
8-2
Format of Watchdog Timer Clock Select Register (WDCS) .............................................................
122
8-3
Format of Watchdog Timer Mode Register (WDTM) ........................................................................
123
8-4
Format of Oscillation Stabilization Time Select Register (OSTS) ....................................................
124
9-1
Block Diagram of BEEP0 ....................................................................................................................
127
9-2
Block Diagram of BUZ ........................................................................................................................
127
9-3
Format of BEEP Clock Select Register 0 (BEEPCL0) ......................................................................
128
9-4
Format of Clock Output Select Register (CKS) .................................................................................
129
10-1
Block Diagram of A/D Converter ........................................................................................................
131
10-2
Format of A/D Converter Mode Register 3 (ADM3) ..........................................................................
133
10-3
Format of Analog Input Channel Specification Register 3 (ADS3) ..................................................
134
10-4
Format of Power-Fail Comparison Mode Register 3 (PFM3) ...........................................................
135
10-5
A/D Converter Basic Operation ..........................................................................................................
137
10-6
Relationship Between Analog Input Voltage and A/D Conversion Result .......................................
138
10-7
A/D Conversion Operation ..................................................................................................................
140
10-8
Power-Fail Comparison Threshold Value Register 3 (PFT3) ...........................................................
141
10-9
A/D Conversion Operation in Power-Fail Comparison Mode ...........................................................
142
10-10
Example of Reducing Current Consumption in Standby Mode ........................................................
145
10-11
A/D Conversion End Interrupt Request Generation Timing ..............................................................
146
Содержание mPD178053
Страница 2: ...2 User s Manual U15104EJ2V0UD MEMO ...