APPENDIX D LIST OF CAUTIONS
User’s Manual U17446EJ3V1UD
385
(3/19)
Chapter
Cl
assi
fi
cati
on
Function
Details of
Function
Cautions Page
pp.
Hard
If the register read period and the input of the capture trigger conflict when
CR000 is used as a capture register, the capture trigger input takes
precedence and the read data is undefined. Also, if the count stop of the timer
and the input of the capture trigger conflict, the capture trigger is undefined.
88, 122
CR000: 16-bit
timer capture/
compare register
000
Changing the CR000 setting during TM00 operation may cause a malfunction.
To change the setting, refer to 6.5 Cautions Related to 16-bit Timer/Event
Counter 00 (17) Changing compare register during timer operation.
p.89
pp.
In the free-running mode and in the clear & start mode using the valid edge of
the TI000 pin, if CR010 is set to 0000H, an interrupt request (INTTM010) is
generated when CR010 changes from 0000H to 0001H following overflow
(FFFFH).
89, 119
pp.
If the new value of CR010 is less than the value of 16-bit timer counter 0
(TM00), TM00 continues counting, overflows, and then starts counting from 0
again. If the new value of CR010 is less than the old value, therefore, the
timer must be reset to be restarted after the value of CR010 is changed.
89, 119
pp.
Soft
The value of CR010 after 16-bit timer/event counter 00 has stopped is not
guaranteed.
89, 120
pp.
The capture operation may not be performed for CR010 set in compare mode
even if a capture trigger is input.
89, 123
pp.
Hard
If the register read period and the input of the capture trigger conflict when
CR010 is used as a capture register, the capture trigger input takes
precedence and the read data is undefined. Also, if the timer count stop and
the input of the capture trigger conflict, the capture data is undefined.
90, 122
CR010: 16-bit
timer capture/
compare register
010
Changing the CR010 setting during TM00 operation may cause a malfunction.
To change the setting, refer to 6.5 Cautions Related to 16-bit Timer/Event
Counter 00 (17) Changing compare register during timer operation.
p.90
pp.
16-bit timer counter 00 (TM00) starts operation at the moment TMC002 and
TMC003 (operation stop mode) are set to a value other than 0, 0, respectively.
Set TMC002 and TMC003 to 0, 0 to stop the operation.
90, 119
pp.
Soft
The timer operation must be stopped before writing to bits other than the
OVF00 flag.
91, 120
pp.
Hard
If the timer is stopped, timer counts and timer interrupts do not occur, even if a
signal is input to the TI000/TI010 pins.
91, 119
pp.
Except when the valid edge of the TI000 pin is selected as the count clock,
stop the timer operation before setting STOP mode or system clock stop
mode; otherwise the timer may malfunction when the system clock starts.
91, 124
pp.
Set the valid edge of the TI000 pin with bits 4 and 5 of prescaler mode register
00 (PRM00) after stopping the timer operation.
91, 120
If the clear & start mode entered on a match between TM00 and CR000, clear
& start mode at the valid edge of the TI000 pin, or free-running mode is
selected, when the set value of CR000 is FFFFH and the TM00 value changes
from FFFFH to 0000H, the OVF00 flag is set to 1.
p.91
pp.
Chapter 6
Soft
16-bit
timer/event
counter 00
TMC00: 16-bit
timer mode
control register
00
Even if the OVF00 flag is cleared before the next count clock is counted
(before TM00 becomes 0001H) after the occurrence of a TM00 overflow, the
OVF00 flag is re-set newly and clear is disabled.
91, 121
Содержание 78K0S/KB1+
Страница 2: ...User s Manual U17446EJ3V1UD 2 MEMO ...