GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 130
Document Classification: Proprietary Information
May 21, 2002, Preliminary
For more information on the PCI timing requirements, see the following sections in the PCI specification, Rev., 2.2:
•
For 33 MHz bus frequency, Section "4.3.5 System Timing Budget".
•
For 66 MHz bus frequency, Section "7.7.5 System Timing Budget".
When using the GT-64260A internal PCI arbiter, the MPP interface is used for the arbitration signals. The MPP
interface AC timing depends on their functionality. See the GT-64260A datasheet’s "AC Timing" section. The PCI
GNT* signals maximum output delay (referred to the corresponding PClk clock) is 6.6 - 7.5 ns, depending on
which pin is used.
Notes
•
For more information on the MPP timing, see the GT-64260A secure web site or contact your local
FAE).
•
This timing violates the PCI AC specification for 66 MHz (see Table 28 on page 129). In this docu-
ment, the timing calculation for the GNT* signals will assume maximum output delay of 7.5 ns.
The GNT* signal output delay is measured in the following test circuit (Cload = 20pf). (See
.)
FRAME0/1*, IRDY0/1*,
PAD0/1[63:0], TRDY0/1*,
STOP0/1*, IDSEL0/1, PAR640/1,
DEVSEL0/1* GNT0/1*,
REQ640/1*, ACK640/1*,PAR0/1,
PERR0/1*, CBE0/1[7:0]*
Hold
0
ns
FRAME0/1*, TRDY0/1*,
IRDY0/1* DEVSEL0/1*,
PAD0/1[63:0], STOP0/1*,
CBE0/1[7:0]*, REQ640/1*,ACK640/1*,
REQ0/1*, PAR0/1
PERR0/1*, SERR0/1*, PAR640/1
NOTE:
Output delays are measured as
specified in PCI specification, Rev. 2.2,
section 7.6.4.3
Output Delay
2
6
ns
Table 29:
GT-64260A PCI Interface AC Timing (Continued)
NOTE:
All PCI interface Output Delays, Setup, and Hold times are referred to the PClk rising edge.
Signals
Descrip tion
133MHz
Units
Loading