SDRAM Interface Functional Overview
Pinout Description
Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 33
Section 4. SDRAM Interface Functional Overview
The GT-64260A SDRAM controller supports 16/64/128/256/512 MB density SDRAM and registered SDRAM at
133 MHz. It also supports up to four banks of SDRAM and can address up to 4 GB (1 GB per bank – physical
SCS*).
4.1
Pinout Description
Table 7:
SDRAM Interface Pinout Description
Pin Name
Input/
Output
SDRAM Device or
DIMM Connector
Required
External
Resistor
Description
SDClkOut/
SDClkIn
IO
This pin functionality is sam-
pled at reset on AD23.
See
for more informa-
tion on the SDRAM clock
scheme.
No.
The SDRAM controller can
be programmed to drive the
SDRAM clock or to sample
the data with the SDRAM
clock to overcome board lay-
out issues at high frequen-
cies.
SRAS*
t/s O
When using DRAM DIMMs,
connect to the RAS* pin.
When using SDRAM,
devices must be connected
to RAS* pin of each device.
10K-Ohm pull up is
required only in UMA
mode.
SDRAM Row Address
Select.
This pin is tri-stated only in
UMA mode.
SCAS*
t/s O
When using DRAM DIMMs,
connect to the CAS* pin.
When using SDRAM,
devices must be connected
to CAS* pin of each device.
10K-Ohm pull up is
required only in UMA
mode.
SDRAM Column Address
Select.
This pin is tri-stated only in
UMA mode.
DWr*
t/s O
When using DRAM DIMMs,
connect to the DWr* pin.
When using SDRAM
devices, must be connected
to DWr * pin of each device.
10K-Ohm pull up is
required only in UMA
mode.
SDRAM Write.
This pin is tri-stated in UMA
mode only.