GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 96
Document Classification: Proprietary Information
May 21, 2002, Preliminary
The timing requirements for the CPU to the GT-64260A (based on
and
are:
Tcycle > Toutput_delay(CPU) + Tsetup(GT-64260A) + Tdelay(fly_time) + Tclock_skew
7.5 > 3 + 3 + Tdelay(fly_time) + 0.5
Tdelay(fly_time) < 1 ns
For 200 ps delay for 1 inch, the maximum distance is 5 inches.
shows a simulation of 1 ns delay trace.
The fly time is measured from the CPU reference point that was measured in
“Calculating the Reference Point” on
(2.1 ns) to the Vil measured on the GT-64260A pin (3.1 ns) in
(board simulation).
Figure 48: 1 ns Delay Trace Simulation
The timing requirements for the CPU to the GT-64260A are:
Tcycle > Toutput_delay(GT-64260A) + Tsetup(CPU) + Tdelay(fly_time) + Tclock_skew
7.5 > 4.2 + 2 + Tdelay(fly_time) + 0.5
Tdelay(fly_time) < 0.8 ns