GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 8
Document Classification: Proprietary Information
May 21, 2002, Preliminary
List of Tables
Table 1: CPU Interface Pin Information.............................................................................................................. 14
Table 2: GT-64260A Supported Features in MPX Bus Mode ............................................................................ 18
Table 3: IDMA Address Base/Top Registers ...................................................................................................... 19
Table 4: PCI Address Base/Top Registers......................................................................................................... 20
Table 5: Multi-GT Device ID ............................................................................................................................... 25
Table 6: Multi-GT Mode Transaction Translation ............................................................................................... 26
Table 7: SDRAM Interface Pinout Description ................................................................................................... 33
Table 8: SDRAM Interface Pinout Description ................................................................................................... 35
Table 9: SDRAM Memory Space ....................................................................................................................... 36
Table 10: ECC Bank Selection ............................................................................................................................. 39
Table 11: PCI P2P Configuration Register Initialization Example ....................................................................... 47
Table 12: Internal PCI Arbiter in Multiplexing ....................................................................................................... 48
Table 13: CPU Interface Configuration at Reset .................................................................................................. 91
Table 14: Typical CPU AC Timings ...................................................................................................................... 95
Table 15: Single-GT and Single CPU AC Timing ................................................................................................. 95
Table 16: Single-GT and Multiple CPU AC Timing............................................................................................... 98
Table 17: Multiple GT-64260As and a Single CPU AC Timing .......................................................................... 101
Table 18: Signal Topology Categories ............................................................................................................... 109
Table 19: Trace Length for Data Topologies ...................................................................................................... 114
Table 20: GT-64260A SDRAM Interface AC Timing .......................................................................................... 115
Table 21: Typical SDRAM Interface AC Timing ................................................................................................. 115
Table 23: GT-64260A CS AC Timing ................................................................................................................. 121
Table 24: Typical SDRAM CS AC Timing .......................................................................................................... 121
Table 22: Trace Length for Data Topologies ...................................................................................................... 121
Table 25: Trace Length for Double Cycle Signal Topologies ............................................................................. 124
Table 26: GT-64260A Double Cycle Signals AC Timing .................................................................................... 125
Table 27: Typical SDRAM CS AC Timing .......................................................................................................... 125
Table 28: PCI AC Timing for 33 MHz and 66 MHz (From the PCI Specification Document, Rev. 2.2) .............. 129
Table 29: GT-64260A PCI Interface AC Timing ................................................................................................. 129
Table 30: RMII AC timing for 50 MHz (from RMII Specification Rev. 1.2 Document)......................................... 136
Table 31: Ethernet RMII Interface ...................................................................................................................... 136
Table 32: GT-64260A Voltages .......................................................................................................................... 140
Table 33: Revision History.................................................................................................................................. 146
Table 34: Big and Little Endian Bit Ordering ...................................................................................................... 152
Table 35: PCI Big Endian Bit Ordering ............................................................................................................... 153
Table 36: Data Swapping ................................................................................................................................... 154
Table 37: Master Swapping................................................................................................................................ 155
Table 38: Master Swapping (on the SDRAM bus............................................................................................... 156
Table 39: Swapping for All Eight Options ........................................................................................................... 156