PCI Interface Design Considerations
Timing Requirements
Copyright © 2002 Marvell
CONFIDENTIAL
Doc. No. MV-S300165-00, Rev. A
May 21, 2002, Preliminary
Document Classification: Proprietary Information
Page 129
document, the specifications documents will take precedence.This document provides additional
information, but does not replace the specification documents.
Table 28:
PCI AC Timing for 33 MHz and 66 MHz (From the PCI Specification Document, Rev. 2.2)
Symbol
Parameter
66 MHz
33 MHz
Units
Min
Max
Min
Max
T
val
CLK to Signal Valid Delay - bused signals
2
6
2
11
ns
T
val
ptp
CLK to Signal Valid Delay - point to point signals
2
6
2
12
ns
T
on
Float to active delay
2
2
ns
T
off
Active to float delay
14
28
ns
T
su
Input setup time to CLK - bused signals
3
7
ns
T
su
ptp
Input setup time to CLK - point to point signals
5
10,12
ns
T
h
Input hold time from CLK
0
0
ns
T
rst
Reset active time after power stable
1
1
ns
T
rst-clk
Reset active time after CLK stable
100
100
ns
T
rst-off
Reset active to output float delay
40
40
ns
T
rrsu
Req64# to RST# setup time
10T
gyc
10T
gyc
T
rrh
RST# to Req64# hold time
0
50
0
50
T
rhfa
RST# high to first configuration access
2
25
2
25
T
rhff
RST# high to first FRAME# assertion
5
5
Table 29:
GT-64260A PCI Interface AC Timing
NOTE:
All PCI interface Output Delays, Setup, and Hold times are referred to the PClk rising edge.
Sig nals
Descrip tion
133MHz
Un its
Loading
PClk0,PClk1
Frequency
66
MHz
PClk0,PClk1
Clock Period
15
ns
Rst0*, Rst1*
Active
1
ms
FRAME0/1*, IRDY0/1*,
TRDY0/1*, STOP0/1*,
IDSEL0/1, DEVSEL0/1*
REQ640/1*,ACK640/1*, PAR640/1,
PERR0/1*, PAD0/1[63:0], CBE0/
1[7:0]*, PAR0/1, GNT0/1*
Setup
3
ns
¥