GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 122
Document Classification: Proprietary Information
May 21, 2002, Preliminary
Figure 72: 0.8 ns Delay Trace Simulation (2.8 ns Fly Time Reference Point)
15.4.4 Double Cycle Signals
The output delay value of the GT-64260A DAdr[12:0], SRAS*, SCAS*, and BankSel[1:0] signals in AC timings
table are given for 50 pf load (Cl = 50pf). (See
Simulating the GT-64260A SDRAM interface double cycle signal test circuit gives a reference point of 2 ns. (See
.)