GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 16
Document Classification: Proprietary Information
May 21, 2002, Preliminary
DTI[0-2]
T/S O
Only applicable on CPUs that
support MPX bus.
When using the MPC745x,
connect to DTI[1-3] of the
MPC745x. DTI[0] of the
MPC745x must be pulled low.
When using MPC741x, con-
nect to DTI[0-2].
MPC740x/741x plat-
forms:
DTI[0]/DBWO* must
be pulled up.
DTI[1:2] must be
pulled Low.
MPC75x/PPC75x
pin compatible to
MPC740x/741x plat-
forms:
DTI[0]/DBWO* must
be pulled up.
DTI[1]/ARTRY* must
be pulled up or con-
nected to HRESET*.
(See the MPC75x
user manual)
DTI[2] pulled down.
For all other configu-
rations 10K-Ohm
pull-down.
Data transfer index.
BR0*/
GT_BG*
I
When using the GT-64260A
internal arbiter, connect to the
primary CPU BR* pin.
When using an external arbiter,
connect to the arbiter GT_BG*
pin.
NOTE:
In single CPU systems
with the internal arbiter
enabled, must be used as
BR0*.
To avoid unstable
states at reset, a
10K-Ohm Pull-up is
recommended.
BG0*
T/S O
When using the GT-64260A
internal arbiter, connect to the
primary CPU BG* pin.
When using an external arbiter,
this pin can be left as not con-
nected (NC).
NOTE:
In single CPU systems
with the internal arbiter
enabled, must be used as
BG0*.
To avoid unstable
states at reset or
when an external
arbiter is used, a
10K-Ohm Pull-up is
recommended.
Table 1:
CPU Interface Pin Information (Continued)
Pin Name
Input/
Output
PowerPC CPU Pin
Connection
Required
External
Resistor
Description