GT-64260A Design Guide
Doc. No. MV-S300165-00, Rev. A
CONFIDENTIAL
Copyright © 2002 Marvell
Page 134
Document Classification: Proprietary Information
May 21, 2002, Preliminary
Section 17. Ethernet Interface Design
Considerations
The GT-64260A contains up to three Ethernet controllers. Each controller can be configured to operate in MII or
RMII mode.
Each 10/100 Mbit port is fully compliant with the IEEE 802.3 and 802.3u standards and integrates the MAC func-
tion and a dual speed MII interface.
17.1 Interface Connectivity
Figure 80: MII Interface Connection
MDC/MDIO must be connected to all PHYs connected to a single pin of the GT-64260A.
MTxEN
MTxCLK
MTxD[3:0]
MCOL
MRxCLK
MRxD[3:0]
MRxER
MRxDV
MCRS
MDC
MDIO
TX_EN
TX_CLK
TXD[3:0]
COL
RX_CLK
RXD[3:0]
RX_ER
RX_DV
CRS
MDC
MDIO
TX_ER
GT-64260A
PHY