10
JN-DS-JN5142 1v0
© NXP Laboratories UK 2012
2.1 Pin Assignment
Pin No
Power supplies
Signal
Type
Description
6, 8, 12,
14, 25, 35
VB_SYNTH, VB_VCO, VB_RF2, VB_RF1, VB_RAM, VB_DIG
1.8V
Regulated supply voltage
9, 30
VDD1, VDD2
3.3V
Supplies: VDD1 for analogue,
VDD2 for digital
21, 39,
Paddle
VSS1, VSS2, VSSA
0V
Grounds (see appendix A.2 for
paddle details)
General
3
RESETN
CMOS
Reset input
4,5
XTAL_OUT, XTAL_IN
1.8V
System crystal oscillator
Radio
7
VCOTUNE
1.8V
VCO tuning RC network
10
IBIAS
1.8V
Bias current control
13
RF_IN
1.8V
RF antenna
Analogue Peripheral I/O
15, 16, 17
ADC1, ADC3, ADC4
3.3V
ADC inputs
11
VREF/ADC2
1.8V
Analogue peripheral reference
voltage or ADC input 2
1, 2
COMP1P, COMP1M
3.3V
Comparator 1 inputs
Digital Peripheral I/O
Primary
Alternate Functions
20
SPICLK
CMOS
SPI Clock Output
22
SPIMISO
CMOS
SPI Master In Slave Out Input
23
SPIMOSI
CMOS
SPI Master Out Slave In Output
24
SPISEL0
CMOS
SPI Slave Select Output 0
16
DIO0
SPISEL1
ADC3
CMOS
DIO0, SPI Slave Select Output 1
or ADC input 3
17
DIO1
SPISEL2
ADC4
PC0
CMOS
DIO1, SPI Slave Select Output 2,
ADC input 4 or Pulse Counter 0
Input
18
DIO2
TIM0CK_GT
RFRX
CMOS
DIO2, Timer0 Clock/Gate Input
or Radio Receive Control Output
19
DIO3
TIM0CAP
RFTX
CMOS
DIO3, Timer0 Capture Input or
Radio Transmit Control Output
26
DIO4
CTS0
JTAG_TCK
TIM0OUT
CMOS
DIO4, UART 0 Clear To Send
Input, JTAG CLK or Timer0
PWM Output
27
DIO5
RTS0
JTAG_TMS
PWM1
PC1
CMOS
DIO5, UART 0 Request To Send
Output, JTAG Mode Select,
PWM1 Output or Pulse Counter
1 Input
28
DIO6
TXD0
JTAG_TDO
PWM2
CMOS
DIO6, UART 0 Transmit Data
Output, JTAG Data Output or
PWM2 Output
29
DIO7
RXD0
JTAG_TDI
PWM3
CMOS
DIO7, UART 0 Receive Data
Input, JTAG Data Input or PWM
3 Output
31
DIO8
TIM0CK_GT
PC1
CMOS
DIO8, Timer0 Clock/Gate Input
or Pulse Counter1 Input
32
DIO9
TIM0CAP
32KXTALIN
CMOS
DIO9, Timer0 Capture Input or
32K External Crystal Input