© NXP Laboratories UK 2012
JN-DS-JN5142 1v0
9
2 Pin Configurations
1
40
39
38
37
36
35
34
33
32
31
VSSA
2
3
4
5
6
7
8
9
10
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
DIO16/COMP1P/SIF_CLK
DIO17/COMP1M/SIF_D
RESETN
XTAL_OUT
XTAL_IN
VB_SYNTH
VCOTUNE
VB_VCO
VDD1
IBIAS
V
R
E
F
/A
D
C
2
V
B
_
R
F
2
R
F
_
IN
V
B
_
R
F
1
A
D
C
1
D
IO
0
/S
P
IS
E
L
1
/A
D
C
3
D
IO
1
/S
P
IS
E
L
2
/P
C
0
/A
D
C
4
D
IO
2
/R
F
R
X
/T
IM
0
C
K
_
G
T
D
IO
3
/R
F
T
X
/T
IM
0
C
A
P
S
P
IC
L
K
VSS1
SPIMISO
SPIMOSI
SPISELO
VB_RAM
DIO4/CTS0*/TIM0OUT
DIO5/RTS0*/PWM1/PC1
DIO6/TXD0*/PWM2
DIO7/RXD0*/PWM3
VDD2
D
IO
1
5
/S
IF
_
D
/R
X
D
0
*/
S
P
IS
E
L
2
V
S
S
2
D
IO
1
4
/S
IF
_
C
L
K
/T
X
D
0
*/
S
P
IS
E
L
1
D
IO
1
3
/A
D
E
/P
W
M
3
/R
T
S
0
*
D
IO
1
2
/A
D
O
/P
W
M
2
/C
T
S
0
*
V
B
_
D
IG
D
IO
1
1
/P
W
M
1
D
IO
1
0
/T
IM
0
O
U
T
/3
2
K
X
T
A
L
O
U
T
D
IO
9
/T
IM
0
C
A
P
/3
2
K
X
T
A
L
IN
/3
2
K
IN
D
IO
8
/T
IM
0
C
K
_
G
T
/P
C
1
*Note: JTAG occupies UART0 pins in either position
Figure 2: 40-pin QFN Configuration (top view)
Note:
Please refer to Appendix B.4 JN5142 Module Reference
Design for important applications information regarding the
connection of the PADDLE to the PCB.