© NXP Laboratories UK 2012
JN-DS-JN5142 1v0
89
B.4 JN5142 Module Reference Designs
For customers wishing to integrate the JN5142 device directly into their system, NXP provide a range of Module
Reference Designs, covering standard and high-power modules fitted with different Antennae
To ensure the correct performance, it is strongly recommended that where possible the design details provided by the
reference designs, are used in their exact form for all end designs, this includes component values, pad dimensions,
track layouts etc. In order to minimise all risks, it is recommended that the entire layout of the appropriate reference
module, if possible, be replicated in the end design.
For full details, see [6]. Please contact technical support via the on-line tech-support system.
(www.jennic.com/support)
B.4.1 Schematic Diagram
A schematic diagram of the JN5142 PCB antenna reference module is shown in
1
40
39
38
37
36
35
34
33
32
31
VSSA
2
3
4
5
6
7
8
9
10
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
COMP1P
COMP1M
RESETN
XTAL_OUT
XTAL_IN
VB_SYNTH
VCOTUNE (NC)
VB_VCO
VDD1
IBIAS
V
R
E
F
V
B
_
R
F
2
R
F
_
IN
VB_RF
A
D
C
1
S
P
IS
E
L
1
S
P
IS
E
L
2
D
IO
2
D
IO
3
S
P
IC
L
K
VSS1
SPIMISO
SPIMOSI
SPISELO
VB_RAM
CTS0
RTS0
TXD0
RXD0
VDD2
S
IF
_
D
V
S
S
2
S
IF
_
C
L
K
D
IO
1
3
D
IO
1
2
V
B
_
D
IG
D
IO
1
1
T
IM
0
O
U
T
T
IM
0
C
A
P
T
IM
0
C
K
_
G
T
C7: 100nF
2-wire Serial Port
Timer0
C16: 100nF
UART0/JTAG
C6: 100nF
Serial
Flash
Memory
VDD
SDO
WP
VSS
SS
VCC
HOLD
CLK
SDI
SPI Select
A
n
a
lo
g
u
e
I
O
C12: 47pF
C3: 100nF
C1: 47pF
L1: 5.6nH
L2: 2.7nH
VB_RF
R1: 43k
To coaxial socket
or integrated antenna
C20: 100nF
C14: 100nF
C13: 10µF
VDD
C2: 10nF
C15: 100nF
C10: 15pF
C11: 15pF
Y1
Analogue IO
VDD
V
B
_
R
F
1
Figure 54. Details of component values and PCB layout constraints can be found in Table 13.