64
JN-DS-JN5142 1v0
© NXP Laboratories UK 2012
19.3.3 Two-wire Serial Interface
t
BUF
Sr
P
S
S
t
LOW
t
HD;STA
t
F
t
R
t
HD;DAT
t
HIGH
t
SU;DAT
t
SU;STA
t
HD;STA
t
SU;STO
t
SP
t
R
t
F
SIF_D
SIF_CLK
Figure 44: Two-wire Serial Interface Timing
Parameter
Symbol
Standard Mode
Fast Mode
Unit
Min
Max
Min
Max
SIF_CLK clock frequency
f
SCL
0
100
0
400
kHz
Hold time (repeated) START condition.
After this period, the first clock pulse is
generated
t
HD:STA
4
-
0.6
-
µs
LOW period of the SIF_CLK clock
t
LOW
4.7
-
1.3
-
µs
HIGH period of the SIF_CLK clock
t
HIGH
4
-
0.6
-
µs
Set-up time for repeated START condition
t
SU:STA
4.7
-
0.6
-
µs
Data setup time SIF_D
t
SU:DAT
0.25
-
0.1
-
µs
Rise Time SIF_D and SIF_CLK
t
R
-
1000
20+0.1Cb
300
ns
Fall Time SIF_D and SIF_CLK
t
F
-
300
20+0.1Cb
300
ns
Set-up time for STOP condition
t
SU:STO
4
-
0.6
-
µs
Bus free time between a STOP and START
condition
t
BUF
4.7
-
1.3
-
µs
Pulse width of spikes that will be
suppressed by input filters (Note 1)
t
SP
-
60
-
60
ns
Capacitive load for each bus line
C
b
-
400
-
400
pF
Noise margin at the LOW level for each
connected device (including hysteresis)
V
nl
0.1VDD
-
0.1VDD
-
V
Noise margin at the HIGH level for each
connected device (including hysteresis)
V
nh
0.2VDD
-
0.2VDD
-
V
Note 1: This figure indicates the pulse width that is guaranteed to be suppressed. Pulse with widths up to 125nsec
may also get suppressed.
19.3.4 Wakeup and Boot Load Timings
Parameter
Min
Typ
Max
Unit
Notes
Time for crystal to stabilise
ready to run CPU
0.74
ms
Reached oscillator
amplitude threshold
Time for crystal to stabilise
ready for radio activity
1.0
ms
Wake up from Deep Sleep
or from Sleep (memory not
held)
0.05 + 0.5*
program size in
KBytes
ms
Assumes SPI clock to
external Flash is
16MHz
Wake up from Sleep
(memory held)
45
µs
Start-up runs from
High-Speed RC
oscillator
Wake up from CPU Doze
mode
0.2
µs