© NXP Laboratories UK 2012
JN-DS-JN5142 1v0
63
V
TH
+ V
HYS
V
TH
DVDD
Internal POR
Internal BOReset
V
POT
Figure 42: Power-on Reset Followed By Brown-out Detect
19.3.2 SPI Master Timing
t
SSH
t
SSS
t
CK
t
SI
t
HI
MOSI
(mode=1,3)
SS
MOSI
(mode=0,2)
MISO
(mode=0,2)
MISO
(mode=1,3)
t
VO
t
VO
CLK
(mode=0,1)
t
SI
t
HI
CLK
(mode=2,3)
Figure 43: SPI Timing (Master)
Parameter
Symbol
Min
Max
Unit
Clock period
t
CK
62.5
-
ns
Data setup time
t
SI
16.7 @ 3.3V
18.2 @ 2.7V
21.0 @ 2.0V
-
ns
Data hold time
t
HI
0
ns
Data invalid period
t
VO
-
15
ns
Select set-up period
t
SSS
60
-
ns
Select hold period
t
SSH
30 (SPICLK = 16MHz)
0 (SPICLK<16MHz, mode=0 or 2)
60 (SPICLK<16MHz, mode=1 or 3)
-
ns