© NXP Laboratories UK 2012
JN-DS-JN5142 1v0
11
Digital Peripheral I/O
Primary
Alternate Functions
33
DIO10
TIM0OUT
32KXTALOUT
CMOS
DIO10, Timer0 PWM Output or
32K External Crystal Output
34
DIO11
PWM1
CMOS
DIO11 or PWM1 Output
36
DIO12
PWM2
CTS0
JTAG_TCK
ADO
CMOS
DIO12, PWM2 Output, UART 0
Clear To Send Input, JTAG
CLK or Antenna Diversity Odd
37
DIO13
PWM3
RTS0
JTAG_TMS
ADE
CMOS
DIO13, PWM3 Output, UART 0
Request To Send Output,
JTAG Mode Select or Antenna
Diversity Even
38
DIO14
SIF_CLK
TXD0
JTAG_TDO
SPISEL1
CMOS
DIO14, Serial Interface Clock,
UART 0 Transmit Data Output,
JTAG Data Output or SPI
Slave Select Output 1
40
DIO15
SIF_D
RXD0
JTAG_TDI
SPISEL2
CMOS
DIO15, Serial Interface Data,
UART 0 Receive Data Input,
JTAG Data Input or SPI Slave
Select Output 2
1
DIO16
COMP1P
SIF_CLK
CMOS
DIO16, Comparator Positive
Input or Serial Interface clock
2
DIO17
COMP1M
SIF_D
CMOS
DIO17, Comparator Negative
Input or Serial Interface Data
The PCB schematic and layout rules detailed in Appendix B.4
must be followed. Failure to do so will likely result in the
JN5142 failing to meet the performance specification detailed
herein and worst case may result in device not functioning in
the end application.