© NXP Laboratories UK 2012
JN-DS-JN5142 1v0
91
Component
Designator
Value/Type
Function
PCB Layout Constraints
C13
10µF
Power source decoupling
C14
100nF
Analogue Power decoupling
Adjacent to U1 pin 9
C16
100nF
Digital power decoupling
Adjacent to U1 pin 30
C15
100nF
VB Synth decoupling
Less than 5mm from U1 pin 6
C2
10nF
VB VCO decoupling
Less than 5mm from U1 pin 8
C3
100nF
VB RF decoupling
Less than 5mm from U1 pin 12 and U1 pin 14
C12
47pF
VB RF decoupling
Less than 5mm from U1 pin 12 and U1 pin 14
C6
100nF
VB RAM decoupling
Less than 5mm from U1 pin 25
C7
100nF
VB Dig decoupling
Less than 5mm from U1 pin 35
R1
43k
I Bias Resistor
Less than 5mm from U1 pin 10
C20
100nF
Vref decoupling (optional)
Less than 5mm from U1 pin 11
U2
1Mbit
Serial Flash Memory (Micron M25P10)
Y1
32MHz
Crystal (AEL X32M000000S039 or Epson Toyocom X1E000021016700)
(CL = 9pF, Max ESR 40R)
C10
15pF +/-5% COG
Crystal Load Capacitor
Adjacent to pin 4 and Y1 pin 1
C11
15pF +/-5% COG
Crystal Load Capacitor
Adjacent to pin 5 and Y1 pin 3
C1
47pF
AC Coupling
Phycomp 2238-869-15479
Must be copied directly from the reference design.
L1
5.6nH
RF Matching Inductor
MuRata LQP15MN5N6B02
L2
2.7nH
Load Inductor
MuRata LQP15MN2N7B02
Table 13: JN5142 Printed Antenna Reference Module Components and PCB Layout Constraints
The paddle should be connected directly to ground. Any pads that require connection to ground should do so by
connecting directly to the paddle.