Receiver Description
STEL-2176
34
User Manual
Bank 1, Group 3, Sub-Group 'F' - OutputClk Registers
Table 29. Group 3, Sub-Group 'F' Read/Write Registers
Address
7
6
5
4
3
2
1
0
66
H
Nominal_value[7:0]
67
H
Nominal_Value[15:8]
68
H
Nominal_Value[19:16]
69
H
Not Used
ByPass
Mode
LSB_First
Serial Mode
6A
H
Not Used
Scale[3:0]
Bank 1, Group 3, Sub-Group 'F' Register Data Field Descriptions
ByPass Mode
Setting to 0, enables output clock block to eliminate gaps between MPEG frames.
LSB_First
set
Nominal_Value[19:0]
The 20-bit value is programmed according to the Annex and QAM type, as shown
below. It controls how fast the output clock is operating by setting the ratio of the
high speed clock to the output clock.
Annex A
Annex B
STEL Use Only
16-QAM
64-QAM
256-QAM
Scale
Controls the amount of jitter in the output clock. If Scale is set to low, acquisition
of the input data will be slower (i.e., locking onto it will take longer) but the clock
will be smoother.
Serial Mode
If Serial Mode is 1, the data is serial.
Bank 1, Group 3, Sub-Group 'G' - Reed-Solomon Decoder Registers
Table 30. Group 3, Sub-Group 'G' Read/Write Registers
Address
7
6
5
4
3
2
1
0
70
H
Factory Defined Value - CC
H
= Annex A:, 80
H
= Annex B:
71
H
Not Used
OutputDataRate
74
H
Not Used
CLR_ERR
Table 31. Group 3, Sub-Group 'G' Read-Only Registers
Address
7
6
5
4
3
2
1
0
72
H
Error_cnt[7:0]
73
H
Error_cnt[15:8]