![Intel STEL-2176 Скачать руководство пользователя страница 14](http://html1.mh-extra.com/html/intel/stel-2176/stel-2176_user-manual_2073166014.webp)
Introduction
User Manual
5
STEL-2176
Pin No.
Pin Name
Pin Type
Pin Description
76
VSS
Ground
77
RXTSTDOUT[5]
Output
Test mux output
78
RXTSTDOUT[4]
Output
Test mux output
79
RXTSTDOUT[3]
Output
Test mux output
80
RXTSTDOUT[2]
Output
Test mux output
81
VDD
Power
82
RXTSTDOUT[1]
Output
Test mux output
83
RXTSTDOUT[0]
Output
Test mux output
84
RXTSTCLK
Output
Test mux output clock
85
VSS
Ground
86
VDD
Power
Dedicated to digital portion of DAC
87
VDDA
Power (analog)
Dedicated to analog portion of DAC
88
DACOUTP
Analog output
Output of DAC. Terminate in 37.5 ohms to ground
(See Figure 2)
89
DACOUTN
Analog output
Comp. output of DAC. Terminate in 37.5 ohms to ground
(See
Figure 2)
90
VSSA
Power (analog)
Dedicated to analog portion of DAC
91
VSS
Ground
Dedicated to digital portion of DAC
92
VDD
Power
Dedicated to crystal oscillator at pins 93 & 94
93
TXOSCIN
Input
TX oscillator input
94
TXOSCOUT
Output
TX oscillator output
95
VSS
Ground
Dedicated to crystal oscillator at pins 93 & 94
96
VDD
Power
Dedicated to digital section of transmit clock PLL
97
VDDA
Power (analog)
Dedicated to analog section of transmit clock PLL
98
TXPLLEN
Input
Enable transmit clock PLL
99
VSSA
Ground (analog)
Dedicated to analog section of transmit clock PLL
100
TXBYPCLK
Input
High speed transmit bypass clock
101
VDD
Power
Dedicated to digital section of transmit clock PLL
102
TXPLLCLK
Output
Transmit clock PLL output; enabled by pin 58
103
VSS
Ground
Dedicated to digital section of transmit clock PLL
104
VDD
Power
105
VSS
Ground
106
TXRSTB
Input
Transmit reset (active low)
107
VDD
Power
108
TXTSDATA
Input
Transmit data input
109
TXDATAENI
Input
Transmit data enable input
110
TXTCLK
Input
Transmit tclk
111
VSS
Ground
112
TXFCWSEL[1]
Input
Transmit frequency control word (FCW) select
113
TXFCWSEL[0]
Input
Transmit frequency control word (FCW) select
114
VDD
Power
115
TXCLKEN
Input
Transmit clock enable
116
TXDIFFEN
Input
Transmit differential encoder enable
117
TXRDSLEN
Input
Transmit Reed-Solomon enable
118
TXSCRMEN
Input
Transmit scrambler enable
119
VSS
Ground
120
TXCKSUM
Output
Transmit Reed-Solomon check sum
121
TXACLK
Output
Transmit auxiliary clock output
122
TXDATAENO
Output
Transmit data enable output
123
VDD
Power
124
TXBITCLK
Output
Transmit bit clock
125
TXSYMPLS
Output
Transmit symbol pulse output
126
TXNCOLD
Input
Transmit NCO load
127
VDD5
Power
Input buffer bias. Set to 3.3V or 5V dep. on max. input V.
voltage.
128
RXRSTB
Input
Receiver reset (active low)
129
VSS
Ground
130
RXPDATAOUT[7]
Output
Receive parallel output data
131
RXPDATAOUT[6]
Output
Receive parallel output data
132
RXPDATAOUT[5]
Output
Receive parallel output data