![Intel STEL-2176 Скачать руководство пользователя страница 21](http://html1.mh-extra.com/html/intel/stel-2176/stel-2176_user-manual_2073166021.webp)
Receiver Description
STEL-2176
12
User Manual
The parallel interface consists of an 8-bit address bus
(ADDR[7-0]), an 8-bit bi-directional data bus (DATA[7-
0]), and the control signals chip select (CS), read/write
(WRB), and data strobe (DSB).
The SPI interface consists of a serial input (SI), serial
output (SO), and a serial clock (SCK).
Master Receive Clock Generator
The STEL-2176 uses a master clock (MCLK) to control
the receive timing functions. MCLK can be generated in
either of three ways as shown in Figure 4.
A receive bypass clock can be applied to the
RXBYPCLK input and selected to drive CLK. The
RXMULTEN should be held high to select the
RXBYPCLK input.
An external clock can be applied to the RXOSCIN input
or a crystal can be connected across the RXOSCIN and
RXOSCOUT inputs. The oscillator circuit outputs a 20-
50 MHz signal to a frequency multiplier PLL, which
upconverts the signal to a 100-150 MHz clock. When the
bypass clock is not used, RXMULTEN is driven high to
select the output of the frequency multiplier to drive
the MCLK signal. The frequency multiplier output
frequency is controlled by the formula:
MCLK OscillatorOutput
N
M
=
∗
where:
•
The Oscillator signal (RXOSCIN and
RXOSCOUT) is four times the signal symbol rate.
•
The value of M and N should be selected so
MCLK is four times the value of the Oscillator
signal.
•
N is the value stored in RxFsynN (bits 6-0 of Bank
0 Register F7
H
), and M is the value stored in
RxFsynM (bits 6-0 of Bank 0 Register F6
H
).
•
The recommended values for DAVIC, DVB, and
IEEE 802.14 are Oscillator Frequency = 29 MHz,
M = 2, and N = 8. The recommended values for
MCNS are Oscillator Frequency = 25 MHz, M = 2,
and N = 8.
WCP 53852.c-12/7/97
RXOSCIN
RXBYPCLK
MCLK
OSCILLATOR
RXOSCOUT
RXMULTEN
FREQUENCY
MULTIPLIER
PLL
MUX
To ADC
RXBYPASSFSYN
ENCLKOUT
RXMULTCLK
Figure 4. Master Receive Clock Generator