Receiver Description
User Manual
15
STEL-2176
11
00
Q
I
I
k
Q
k
=10
10
01
11
00
10
01
11
00
10
01
11
00
10
WCP 53711.c-10/29/97
01
I
k
Q
k
=00
I
k
Q
k
=11
I
k
Q
k
=01
Figure 7. 16 QAM Constellation
Q
I
I
k
Q
k
=00
1100
WCP 53712.c-10/29/97
1110
0110
0100
1000
1001
1101
1100
1101
1111
0111
0101
1010
1011
1111
1110
1001
1011
0011
0001
0010
0011
0111
0110
1000
1010
0010
0000
0000
0001
0101
0100
0100
0101
0001
0000
0000
0010
1010
1000
0110
0111
0011
0010
0001
0011
1011
1001
1110
1111
1011
1010
0101
0111
1111
1101
1100
1101
1001
1000
0100
0110
1110
1100
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
k
Q
k
=10
I
k
Q
k
=01
I
k
Q
k
=11
Figure 8. 64 QAM Constellation
I
I
I
I
I
I
I
I
I
I
I
I
I
I
110100
111100
101100
100100
000100
001100
011100
010100
I
Q
I
k
Q
k
=00
WCP 53713.c-10/29/97
I
k
Q
k
=10
I
k
Q
k
=01
I
k
Q
k
=11
rotate 270 degrees
rotate 180 degrees
rotate 90 degrees
I
110101
111101
101101
100101
000101
001101
011101
010101
110111
111111
101111
100111
000111
001111
011111
010111
110110
111110
101110
100110
000110
001110
011110
010110
110010
111010
101010
100010
000010
001010
011010
010010
110011
111011
101011
100011
000011
001011
011011
010011
110001
111001
101001
100001
000001
001001
011001
010001
110000
111000
101000
100000
000000
001000
011000
010000
Figure 9. 256 QAM Constellation (DAVIC)
I
I
I
I
I
I
I
I
I
I
I
I
I
I
110100
110101
110001
110000
100000
100001
100101
100100
I
Q
I
k
Q
k
=00
WCP 53839.c-12/5/97
I
k
Q
k
=10
I
k
Q
k
=01
I
k
Q
k
=11
rotate 270 degrees
rotate 180 degrees
rotate 90 degrees
I
110110
100111
110011
110010
100010
100011
100111
100110
111110
111111
111011
111010
101010
101011
100111
101110
111100
111101
111001
111000
101000
101001
101101
101100
011100
011101
011001
011000
001000
001001
001101
001100
011110
011111
011011
011010
001010
001011
001111
001110
010110
010111
010011
010010
000010
000011
000111
000110
010100
010101
010001
010000
000000
000001
000101
000100
Figure 10. 256 QAM Constellation (DVB/IEEE 802.14)
Two bits are the same for each modulation type, and
are identified as I
K
Q
K
. The remaining bits are identified
as [b
q-1
. . . b
o],
where q = 2, 4, and 6 for 16, 64 or 256
QAM.
I
K
Q
K
are processed by the differential decoder before
being fed to the frame sync block. The remaining bits
[b
q-1
. . . b
o]
are fed directly to the frame sync.
Differential Decoder
Two bits (I
K
Q
K
) of each symbol are differentially
decoded according to the equation:
b
q+1
= A
k
= (I
k
⊕
I
k-1
)
⊕
(I
k-1
⊕
Q
k-1
)
¥
(1
⊕
I
k
⊕
Q
k
)
b
q
= B
k
= (Q
k
⊕
Q
k-1
)
⊕
(I
k-1
⊕
Q
k-1
)
¥
(1
⊕
I
k
⊕
Q
k
)
Demapper
I
Q
Differential
Decoder
M-tuple
to
Byte
Conversion
To Frame
Sync
Q bits (b
q-1
... b
0
)
I
k
Q
k
B
k
=b
q
A
k
=b
q+1
WCP 53708.c-10/28/97
Figure 11. Demapper