Transmitter Description
STEL-2176
64
User Manual
DIGITAL OUTPUT TIMING
WCP 53818.c-12/7/97
CLK
TXACLK
Note 1
TXBITCLK
TXSYMPLS
TXDATAENO
tCO
tCO
tACKL
tACKH
tCO
tDENOD
tCO
tSPH
tCO
NOTE 1:
TXACLK shown for "n" equal to 2: where n is the 4-bit binary value in Block 2 Register 2A
H
,
BITSÊ3-0.
Table 58. Digital Output Timing AC Characteristics
(V
DD
= 3.3 V
±
10%, V
SS
= 0 V, T
a
= Ð40
°
to 85
°
C)
Symbol
Parameter
Min.
Nom.
Max.
Units
Conditions
t
CO
Clock to
TXBITCLK
, TXSYMPLS, TXDATAENO,
or TXACLK edge
2
nsec
t
ACKH
Auxiliary Clock (TXACLK) High
2
CLK cycles
t
ACKL
Auxiliary Clock (TXACLK) Low
(n-1)
CLK cycles
Note 1
t
SPH
Symbol Pulse (TXSYMPLS) High
1
CLK cycles
t
DENOD
TXBITCLK Low to TXDATAENO edge
1
CLK cycles
Notes:
1.
ÒnÓ is the 4-bit binary value in Block 2 Register 2A
H
,
bits 3-0.