![Intel STEL-2176 Скачать руководство пользователя страница 15](http://html1.mh-extra.com/html/intel/stel-2176/stel-2176_user-manual_2073166015.webp)
Introduction
STEL-2176
6
User Manual
Pin No.
Pin Name
Pin Type
Pin Description
133
RXPDATAOUT[4]
Output
Receive parallel output data
134
VDD
Power
135
RXPDATAOUT[3]
Output
Receive parallel output data
136
RXPDATAOUT[2]
Output
Receive parallel output data
137
RXPDATAOUT[1]
Output
Receive parallel output data
138
RXPDATAOUT[0]
Output
Rec. par. output data or serial data if in serial mode
139
VSS
Ground
140
RXOUTCLK
Output
Receive output data clock
141
VDD
Power
142
RXACQFLAG
Output
Receive demod. acquisition flag
143
RXACQFAIL
Output
Receive demod. acquisition failure flag
144
RXDECDFLG
Output
Receive FEC decodable flag
145
FRAMESYNC
Output
Receive output frame sync flag
146
VSS
Ground
147
SRAMADDR[15]
Output
De-Interleaver optional external SRAM address
148
SRAMADDR[14]
Output
De-Interleaver optional external SRAM address
149
SRAMADDR[13]
Output
De-Interleaver optional external SRAM address
150
SRAMADDR[12]
Output
De-Interleaver optional external SRAM address
151
VDD
Power
152
SRAMADDR[11]
Output
De-Interleaver optional external SRAM address
153
SRAMADDR[10]
Output
De-Interleaver optional external SRAM address
154
SRAMADDR[9]
Output
De-Interleaver optional external SRAM address
155
SRAMADDR[8]
Output
De-Interleaver optional external SRAM address
156
VSS
Ground
157
VDD
Power
158
VSS
Ground
159
SRAMADDR[7]
Output
De-Interleaver optional external SRAM address
160
SRAMADDR[6]
Output
De-Interleaver optional external SRAM address
161
SRAMADDR[5]
Output
De-Interleaver optional external SRAM address
162
SRAMADDR[4]
Output
De-Interleaver optional external SRAM address
163
VDD
Power
164
SRAMADDR[3]
Output
De-Interleaver optional external SRAM address
165
SRAMADDR[2]
Output
De-Interleaver optional external SRAM address
166
SRAMADDR[1]
Output
De-Interleaver optional external SRAM address
167
SRAMADDR[0]
Output
De-Interleaver optional external SRAM address
168
VSS
Ground
169
SRAMDATA[7]
Bi-Directional
De-Interleaver optional external SRAM data bus
170
SRAMDATA[6]
Bi-Directional
De-Interleaver optional external SRAM data bus
171
SRAMDATA[5]
Bi-Directional
De-Interleaver optional external SRAM data bus
172
SRAMDATA[4]
Bi-Directional
De-Interleaver optional external SRAM data bus
173
VDD
Power
174
SRAMDATA[3]
Bi-Directional
De-Interleaver optional external SRAM data bus
175
SRAMDATA[2]
Bi-Directional
De-Interleaver optional external SRAM data bus
176
SRAMDATA[1]
Bi-Directional
De-Interleaver optional external SRAM data bus
177
SRAMDATA[0]
Bi-Directional
De-Interleaver optional external SRAM data bus
178
VSS
Ground
179
SRAMWEB
Output
De-Interleaver SRAM write enable (active low)
180
SRAMCSB
Output
De-Interleaver SRAM chip select (active low)
181
SRAMOEB
Output
De-Interleaver SRAM output enable (active low)
182
VDD
Power
183
RXIENBLE
Input
FEC test input I clock
184
RXQENBLE
Input
FEC test input Q clock
185
VSS
Ground
186
RXBYPCLK
Bi-directional
Receiver bypass clock input; output reserved
187
VDD
Power
188
VSSA
Ground (analog)
Dedicated to analog section of ADC
(See Figure 1)
189
VDDA
Power (analog)
Dedicated to analog section of ADC
(See Figure 1)
190
VCMA
Analog output
From ADC
(See Figure 1)
191
VDD
Power
Dedicated to digital section of ADC
(See Figure 1)