Processor Configuration Registers
94
Datasheet, Volume 2
2.6.15
MBASE1—Memory Base Address Register
This register controls the processor to PCI Express-G non-prefetchable memory access
routing based on the following formula:
MEMORY_BASE
address
MEMORY_LIMIT
The upper 12 bits of the register are read/write and correspond to the upper 12
address bits A[31:20] of the 32-bit address. The bottom 4 bits of this register are read-
only and return zeroes when read. This register must be initialized by the configuration
software. For the purpose of address decode, address bits A[19:0] are assumed to be
0. Thus, the bottom of the defined memory address range will be aligned to a 1 MB
boundary.
B/D/F/Type:
0/1/0–2/PCI
Address Offset:
20–21h
Reset Value:
FFF0h
Access:
RW
Size:
16 bits
BIOS Optimal Default
0h
Bit
Attr
Reset
Value
RST/
PWR
Description
15:4
RW
FFFh
Uncore
Memory Address Base (MBASE)
This field corresponds to A[31:20] of the lower limit of the memory
range that will be passed to PCI Express-G.
3:0
RO
0h
Reserved
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...