Processor Configuration Registers
206
Datasheet, Volume 2
2.14
MCHBAR Registers in Memory Controller –
Channel 1
Table 2-16
lists the registers arranged by address offset. Register bit descriptions are in
the sections following the table.
2.14.1
PM_PDWN_Config_C1—Power-down Configuration
Register
This register defines the power-down (CKE-off) operation – power-down mode, idle
timer, and global / per rank decision.
Table 2-16. MCHBAR Registers in Memory Controller – Channel 1 Register Address Map
Address
Offset
Register Symbol
Register Name
Reset
Value
Access
0–44C7h
RSVD
Reserved
—
—
44B0-44B3h
PM_PDWN_Config_C1
Power-down Configuration
00000000h
RW-L
0–44C7h
RSVD
Reserved
—
—
44D0–4693h
RSVD
Reserved
—
—
4694–4697h
TC_RFP_C1
Refresh Parameters
0000980Fh
RW-L
4698–469Bh
TC_RFTP_C1
Refresh Parameters
46B41004h
RW-L
469C–438Fh
RSVD
Reserved
—
—
B/D/F/Type:
0/0/0/MCHBAR MC1
Address Offset:
44B0-44B3h
Default Value:
00000000h
Access:
RW-L
Size:
32 bits
BIOS Optimal Default:
00000h
Bit
Attr
Reset
Value
RST/
PWR
Description
31:13
RO
0h
Reserved
12
RW-L
0b
Uncore
Global power-down (GLPDN)
1 = Power-down decision is global for channel.
0 = A separate decision is taken for each rank.
11:8
RW-L
0h
Uncore
Power-down mode (PDWN_mode)
Selects the mode of power-down. All encodings not in table are
reserved.
Note:
When selecting DLL-off or APD-DLL off, DIMM MR0 register
bit 12 (PPD) must equal 0.
Note:
When selecting APD, PPD or APD-PPD, DIMM MR0 register
bit 12 (PPD) must equal 1.
The value 0h (no power-down) is a don't care.
0h = No Power Down
1h = APD
2h = PPD
3h = APD - PPD
6h = DLL Off
7h = APD - DLL Off
7:0
RW-L
00h
Uncore
Power-down idle timer (PDWN_idle_counter)
This defines the rank idle period in DCLK cycles that causes power-
down entrance.
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...