Datasheet, Volume 2
79
Processor Configuration Registers
2.5.32
SKPD—Scratchpad Data Register
This register holds 32 writable bits with no functionality behind them. It is for the
convenience of BIOS and graphics drivers.
B/D/F/Type:
0/0/0/PCI
Address Offset:
BC–BFh
Reset Value:
00100000h
Access:
RW-KL, RW-L
Size:
32 bits
BIOS Optimal Default
00000h
Bit
Attr
Reset
Value
RST/
PWR
Description
31:20
RW-L
001h
Uncore
Top of Low Usable DRAM (TOLUD)
This register contains bits 31:20 of an address one byte above the
maximum DRAM memory below 4 GB that is usable by the
operating system. Address bits 31:20 programmed to 01h implies
a minimum memory size of 1 MB. Configuration software must set
this value to the smaller of the following 2 choices: maximum
amount memory in the system minus ME stolen memory plus one
byte or the minimum address allocated for PCI memory. Address
bits 19:0 are assumed to be 0_0000h for the purposes of address
comparison. The Host interface positively decodes an address
towards DRAM if the incoming address is less than the value
programmed in this register.
The Top of Low Usable DRAM is the lowest address above both
Graphics Stolen memory and TSEG. BIOS determines the base of
Graphics Stolen Memory by subtracting the Graphics Stolen
Memory Size from TOLUD and further decrements by TSEG size to
determine base of TSEG. All the Bits in this register are locked in
Intel TXT mode.
This register must be 1MB aligned when reclaim is enabled.
19:1
RO
0h
Reserved
0
RW-KL
0b
Uncore
Lock (LOCK)
This bit will lock all writeable settings in this register, including
itself.
B/D/F/Type:
0/0/0/PCI
Address Offset:
DC–DFh
Reset Value:
00000000h
Access:
RW
Size:
32 bits
Bit
Attr
Reset
Value
RST/
PWR
Description
31:0
RW
00000000h
Uncore
Scratchpad Data (SKPD)
1 DWORD of data storage.
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...