Processor Configuration Registers
230
Datasheet, Volume 2
2
RO
0b
Uncore
Advanced Fault Overflow (AFO)
Hardware sets this bit to indicate advanced fault log overflow
condition. At this time, a fault event is generated based on the
programming of the Fault Event Control register.
Software writing 1 to this field clears it.
Hardware implementations not supporting advanced fault logging
implement this bit as RsvdZ.
1
ROS-V
0b
Powerg
ood
Primary Pending Fault (PPF)
This bit indicates if there are one or more pending faults logged in
the fault recording registers. Hardware computes this bit as the
logical OR of Fault (F) fields across all the fault recording registers
of this remapping hardware unit.
0 = No pending faults in any of the fault recording registers
1 = One or more fault recording registers has pending faults. The
FRI field is updated by hardware when the PPF bit is set by
hardware. Also, depending on the programming of Fault Event
Control register, a fault event is generated when hardware
sets this field.
0
RW1CS
0b
Powerg
ood
Primary Fault Overflow (PFO)
Hardware sets this bit to indicate overflow of fault recording
registers. Software writing 1 clears this bit. When this bit is set,
hardware does not record any new faults until software clears this
bit.
B/D/F/Type:
0/0/0/GFXVTBAR
Address Offset:
34–37h
Reset Value:
00000000h
Access:
RO, ROS-V, RW1CS
Size:
32 bits
BIOS Optimal Default
00000h
Bit
Attr
Reset
Value
RST/
PWR
Description
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...