Datasheet, Volume 2
55
Processor Configuration Registers
2.5.10
PXPEPBAR—PCI Express Egress Port Base Address
Register
This is the base address for the PCI Express Egress Port MMIO Configuration space.
There is no physical memory within this 4 KB window that can be addressed. The 4 KB
reserved by this register does not alias to any PCI 2.3 compliant memory mapped
space. On reset, the EGRESS port MMIO configuration space is disabled and must be
enabled by writing a 1 to PXPEPBAREN [Device 0, offset 40h, bit 0].
All the bits in this register are locked in Intel TXT mode.
B/D/F/Type:
0/0/0/PCI
Address Offset:
40–47h
Reset Value:
0000000000000000h
Access:
RW
Size:
64 bits
BIOS Optimal Default
000000000h
Bit
Attr
Reset
Value
RST/
PWR
Description
63:39
RO
0h
Reserved
38:12
RW
0000000h
Uncore
PCI Express Egress Port MMIO Base Address (PXPEPBAR)
This field corresponds to bits 38:12 of the base address PCI
Express Egress Port MMIO configuration space. BIOS will program
this register resulting in a base address for a 4 KB block of
contiguous memory address space. This register ensures that a
naturally aligned 4 KB space is allocated within the first 512 GB of
addressable memory space. System Software uses this base
address to program the PCI Express Egress Port MMIO register set.
All the bits in this register are locked in Intel TXT mode.
11:1
RO
0h
Reserved
0
RW
0b
Uncore
PXPEPBAR Enable (PXPEPBAREN)
0 = Disabled. PXPEPBAR is disabled and does not claim any
memory
1 = Enabled. PXPEPBAR memory mapped accesses are claimed
and decoded appropriately
This register is locked by Intel TXT.
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...