Processor Configuration Registers
276
Datasheet, Volume 2
2.21.10 FEDATA_REG—Fault Event Data Register
This register specifies the interrupt message data.
2.21.11 FEADDR_REG—Fault Event Address Register
Register specifying the interrupt message address.
2.21.12 FEUADDR_REG—Fault Event Upper Address Register
This register specifies the interrupt message upper address.
B/D/F/Type:
0/0/0/VC0PREMAP
Address Offset:
3C–3Fh
Reset Value:
00000000h
Access:
RW
Size:
32 bits
Bit
Attr
Reset
Value
RST/
PWR
Description
31:16
RW
0000h
Uncore
Extended Interrupt Message Data (EIMD)
This field is valid only for implementations supporting 32-bit
interrupt data fields.
Hardware implementations supporting only 16-bit interrupt data
may treat this field as RsvdZ.
15:0
RW
0000h
Uncore
Interrupt Message Data (IMD)
Data value in the interrupt request.
B/D/F/Type:
0/0/0/VC0PREMAP
Address Offset:
40–43h
Reset Value:
00000000h
Access:
RW
Size:
32 bits
BIOS Optimal Default
0h
Bit
Attr
Reset
Value
RST/
PWR
Description
31:2
RW
00000000h
Uncore
Message Address (MA)
When fault events are enabled, the contents of this register specify
the DWORD-aligned address (bits 31:2) for the interrupt request.
1:0
RO
0h
Reserved
B/D/F/Type:
0/0/0/VC0PREMAP
Address Offset:
44–47h
Reset Value:
00000000h
Access:
RW
Size:
32 bits
Bit
Attr
Reset
Value
RST/
PWR
Description
31:0
RW
00000000h
Uncore
Message upper address (MUA)
Hardware implementations supporting Extended Interrupt Mode
are required to implement this register.
Hardware implementations not supporting Extended Interrupt
Mode may treat this field as RsvdZ.
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...