Processor Configuration Registers
86
Datasheet, Volume 2
2
RW
0b
Uncore
Bus Master Enable (BME)
This bit controls the ability of the PEG port to forward Memory
Read/Write Requests in the upstream direction.
0 = This device is prevented from making memory requests to its
primary bus. Note that according to PCI Specification, as MSI
interrupt messages are in-band memory writes, disabling the
bus master enable bit prevents this device from generating
MSI interrupt messages or passing them from its secondary
bus to its primary bus. Upstream memory writes/reads, peer
writes/reads, and MSIs will all be treated as illegal cycles.
Writes are aborted. Reads are aborted and will return
Unsupported Request status (or Master abort) in its
completion packet.
1 = This device is allowed to issue requests to its primary bus.
Completions for previously issued memory read requests on
the primary bus will be issued when the data is available. This
bit does not affect forwarding of Completions from the
primary interface to the secondary interface.
1
RW
0b
Uncore
Memory Access Enable (MAE)
0 = Disable. All of device's memory space is disabled.
1 = Enable the Memory and Pre-fetchable memory address ranges
defined in the MBASE, MLIMIT, PMBASE, and PMLIMIT
registers.
0
RW
0b
Uncore
I/O Access Enable (IOAE)
0 = Disable. All of device’s I/O space is disabled.
1 = Enable the I/O address range defined in the IOBASE, and
IOLIMIT registers.
B/D/F/Type:
0/1/0–2/PCI
Address Offset:
4–5h
Reset Value:
0000h
Access:
RW, RO
Size:
16 bits
BIOS Optimal Default
00h
Bit
Attr
Reset
Value
RST/
PWR
Description
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...