Datasheet, Volume 2
7
2.12.13
DMIVCPRSTS—DMI VCp Resource Status Register ................................. 194
2.12.14
DMIESD—DMI Element Self Description Register ................................... 195
2.12.15
DMILE1D—DMI Link Entry 1 Description Register................................... 196
2.12.16
DMILE1A—DMI Link Entry 1 Address Register........................................ 196
2.12.17
DMILE2D—DMI Link Entry 2 Description Register................................... 197
2.12.18
DMILE2A—DMI Link Entry 2 Address Register........................................ 197
2.12.19
LCAP—Link Capabilities Register.......................................................... 198
2.12.20
LCTL—Link Control Register ................................................................ 199
2.12.21
LSTS—DMI Link Status Register .......................................................... 200
2.12.22
LCTL2—Link Control 2 Register ........................................................... 201
2.12.23
LSTS2—Link Status 2 Register ............................................................ 203
2.13 MCHBAR Registers in Memory Controller – Channel 0 ........................................... 204
2.13.1
PM_PDWN_config_C0—Power-down Configuration Register ..................... 204
2.13.2
TC_RFP_C0—Refresh Parameters Register ............................................ 205
2.13.3
TC_RFTP_C0—Refresh Parameters Register .......................................... 205
2.14 MCHBAR Registers in Memory Controller – Channel 1 ........................................... 206
2.14.1
PM_PDWN_Config_C1—Power-down Configuration Register..................... 206
2.14.2
TC_RFP_C1—Refresh Parameters Register ............................................ 207
2.14.3
TC_RFTP_C1—Refresh Timing Parameters Register ................................ 207
2.15 MCHBAR Registers in Memory Controller –
Integrated Memory Peripheral Hub (IMPH).......................................................... 208
2.15.1
CRDTCTL3—Credit Control 3 Register................................................... 208
2.16 MCHBAR Registers in Memory Controller – Common............................................. 209
2.16.1
MAD_CHNL—Address Decoder Channel Configuration Register................. 209
2.16.2
MAD_DIMM_ch0—Address decode channel 0 Register ............................ 210
2.16.3
MAD_DIMM_ch1 - Address Decode Channel 1 Register ........................... 211
2.16.4
PM_SREF_config—Self Refresh Configuration Register ............................ 212
2.17 Memory Controller MMIO Registers Broadcast Group ............................................ 213
2.17.1
PM_PDWN_Config—Power-down Configuration Register .......................... 213
2.17.2
PM_CMD_PWR—Power Management Command Power Register................ 214
2.17.3
PM_BW_LIMIT_config—BW Limit Configuration Register ......................... 214
2.18 Integrated Graphics VTd Remapping Engine Registers .......................................... 215
2.18.1
VER_REG—Version Register ................................................................ 216
2.18.2
CAP_REG—Capability Register............................................................. 217
2.18.3
ECAP_REG—Extended Capability Register ............................................. 220
2.18.4
GCMD_REG—Global Command Register................................................ 222
2.18.5
GSTS_REG—Global Status Register...................................................... 225
2.18.6
RTADDR_REG—Root-Entry Table Address Register................................. 226
2.18.7
CCMD_REG—Context Command Register.............................................. 227
2.18.8
FSTS_REG—Fault Status Register ........................................................ 229
2.18.9
FECTL_REG—Fault Event Control Register............................................. 231
2.18.10
FEDATA_REG—Fault Event Data Register.............................................. 232
2.18.11
FEADDR_REG—Fault Event Address Register......................................... 232
2.18.12
FEUADDR_REG—Fault Event Upper Address Register.............................. 232
2.18.13
AFLOG_REG—Advanced Fault Log Register ........................................... 233
2.18.14
PMEN_REG—Protected Memory Enable Register..................................... 234
2.18.15
PLMBASE_REG—Protected Low-Memory Base Register ........................... 235
2.18.16
PLMLIMIT_REG—Protected Low-Memory Limit Register........................... 236
2.18.17
PHMBASE_REG—Protected High-Memory Base Register .......................... 237
2.18.18
PHMLIMIT_REG—Protected High-Memory Limit Register ......................... 238
2.18.19
IQH_REG—Invalidation Queue Head Register ........................................ 239
2.18.20
IQT_REG—Invalidation Queue Tail Register........................................... 239
2.18.21
IQA_REG—Invalidation Queue Address Register .................................... 240
2.18.22
ICS_REG—Invalidation Completion Status Register ................................ 240
2.18.23
IECTL_REG—Invalidation Event Control Register.................................... 241
2.18.24
IEDATA_REG—Invalidation Event Data Register..................................... 242
Содержание 2ND GENERATION CORE PROCESSOR FAMILY DESKTOP - VOLUME 2 01-2011
Страница 12: ...Introduction 12 Datasheet Volume 2...