CPS-1848 User Manual
13
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
List of Figures
Figure 10: System Connectivity Test in PGC Mode – Transmitted Directly to Link Partner......................................................................................... 58
Figure 11: System Testing using PGC Mode – Cabled Loopback through SerDes..................................................................................................... 59
Figure 12: S-RIO Lane Block Diagram......................................................................................................................................................................... 69
Figure 13: Optimizing Lane Signal Quality................................................................................................................................................................... 76
Figure 14: Loopback Locations.................................................................................................................................................................................... 82
Figure 15: Switch Fabric Block Diagram...................................................................................................................................................................... 88
Figure 16: Latency Example ........................................................................................................................................................................................ 94
Figure 17: Event Management Overview (Revision A/B)........................................................................................................................................... 105
Figure 18: Event Management Overview (Revision C) ............................................................................................................................................. 106
Figure 19: Logical/Transport Layer Error Management Programming Model Flow Chart ....................................................................................... 108
Figure 20: Standard Physical Layer Error Management Programming Model Flow Chart ..................................................................................... 109
Figure 21: Implementation Specific Physical Layer Error Management Programming Model Flow Chart ...............................................................110
Figure 22: Lane Error Management Programming Model Flow Chart ......................................................................................................................111
Figure 23: I2C Error Management Programming Model Flow Chart .........................................................................................................................112
Figure 24: Configuration Error Management Programming Model Flow Chart .........................................................................................................113
Figure 25: Error Management Block Architecture ...................................................................................................................................................... 128
Figure 26: Type 1 Port-Write Packet Data Payload Format ....................................................................................................................................... 149
Figure 27: Bit Transfer on the I2C Bus....................................................................................................................................................................... 178
Figure 28: START and STOP Signaling..................................................................................................................................................................... 178
Figure 29: Data Transfer ............................................................................................................................................................................................ 178
Figure 30: Acknowledgment....................................................................................................................................................................................... 178
Figure 31: Master Addressing a Slave with a 7-bit Address (Transfer Direction is Not Changed)............................................................................. 179
Figure 32: Master Reads a Slave Immediately After the First Byte ........................................................................................................................... 179
Figure 33: Combined Format ..................................................................................................................................................................................... 179
Figure 34: Master Addresses a Slave-Receiver with 10-bit Address......................................................................................................................... 179
Figure 35: Master Addresses a Slave Transmitter with 10-bit Address ..................................................................................................................... 179
Figure 36: Combined Format – Master Addresses a Slave with 10-bit Address........................................................................................................ 179
Figure 37: Combined Format – Master Transmits Data to Two Slaves, Both with 10-bit Address............................................................................. 180
Figure 38: Write Protocol with 10-bit Slave Address (ADS is 1) ................................................................................................................................ 181
Figure 39: Read Protocol with 10-bit Slave Address (ADS is 1) ................................................................................................................................ 181