10. Registers > Global Device Configuration Registers
CPS-1848 User Manual
352
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
15
TRACE_OUT_PO
RT_MODE
0 = Trace port is used for normal referenced traffic and for trace
match data
1 = Trace port is only used for trace match data.
RW
0
16
TRACE_EN
1 = Enables the Trace Function at the device level
RW
0
17
Reserved
Reserved
RO
0
18
CLK_RATE_CTL
0 = Internal system clock is 156.25 MHz
1 = Internal system clock is 312.5 MHz
Note: The reset value of this field is determined by the setting of
the FSEL0 pin.
RO
Undefined
19
CUT_THRU_EN
Controls transfer mode from the Input Buffer
0 = Store-and-Forward mode
1 = Cut-Through mode
RW
0
20:25
Reserved
Reserved
RO
0
26:30
TRACE_OUT_PO
RT
Defines the output port that transmitted traced packets (only one
valid port at a time).
0x00 = Port 0 is the trace port
0x01 = Port 1 is the trace port
...
0x11 = Port 17 is the trace port
RW
0x00
31
PORT_RST_CTL
Defines action when an S-RIO reset request is received
0 = Reset device
1 = Reset the port that received the reset request
RW
0
(Continued)
Bits
Name
Description
Type
Reset
Value