10. Registers > Error Management Extensions Block Registers
CPS-1848 User Manual
247
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.7.3
Logical/Transport Layer Error Enable CSR
A software write of zero to all enabled fields corresponding to errors that have caused an error detect lock (see
Logical/Transport Layer Error Detect CSR
) will unlock the error detect function. To activate the error capturing function, set the
enable bit in this register and then ensure that the corresponding status bit in the
Logical/Transport Layer Error Detect CSR
is
clear.
The same settings should be used in the
Logical/Transport Layer Error Report Enable Register
and this register;
otherwise, detected events may not be reported, or port-writes/interrupts may be sent/asserted with no indication of
the cause.
Register Name: LT_ERR_EN_CSR
Reset Value: 0x0000_00000
Register Offset: 0x00100C
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
ILL_TRAN_
EN
Reserved
08:15
UNSOL_RE
SP_EN
UNSUP_TR
AN_EN
Reserved
16:23
Reserved
24:31
Reserved
IMP_SPEC
_ERR_EN
Bits
Name
Description
Type
Reset
Value
0:3
Reserved
Reserved
RO
0
4
ILL_TRAN_EN
1 = Illegal transaction decode error enable. Enable capture and
lock as defined in the RapidIO Specification (Rev. 2.1), Part 8,
due to supported request/response packet with undefined field
values.
RW
0
5:7
Reserved
Reserved
RO
0
8
UNSOL_RESP_EN 1 = Unsolicited response error enable. Enable capture and lock
as defined in the RapidIO Specification (Rev. 2.1), Part 8, due to
receiving an unsolicited/unexpected response packet (only
maintenance responses).
RW
0
9
UNSUP_TRAN_EN 1 = Enable the capture of unsupported transactions (port-writes
with a hop count of 0).
RW
0
10:30
Reserved
Reserved
RO
0
31
IMP_SPEC_ERR_
EN
1 = Enable capture of IDT implementation-specific errors (see
also
Logical/Transport Layer Control Capture CSR
)
RW
0