10. Registers > Error Management Extensions Block Registers
CPS-1848 User Manual
260
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
10.7.13 Port {0..17} Capture 1 CSR
For base address information, see
Port Error Management Register Base Addresses
10.7.14 Port {0..17} Capture 2 CSR
For base address information, see
Port Error Management Register Base Addresses
Register Name: PORT_{0..17}_CAPT_1_CSR
Reset Value: 0x0000_00000
Register Offset: 0x (0x40 * port_num)
Bits
0
1
2
3
4
5
6
7
00:07
CAPT_1
08:15
CAPT_1
16:23
CAPT_1
24:31
CAPT_1
Bits
Name
Description
Type
Reset
Value
0:31
CAPT_1
Bytes 4:7 of a delimited long Control symbol, or Bytes 4:7 of the
Packet Header. For long control symbols, the least significant
byte is the control symbol delimiting special character.
RW
0
Register Name: PORT_{0..17}_CAPT_2_CSR
Reset Value: 0x0000_00000
Register Offset: 0x (0x40 * port_num)
Bits
0
1
2
3
4
5
6
7
00:07
CAPT_2
08:15
CAPT_2
16:23
CAPT_2
24:31
CAPT_2
Bits
Name
Description
Type
Reset
Value
0:31
CAPT_2
Bytes 8:11 of the Packet Header
RW
0