10. Registers > Global Device Configuration Registers
CPS-1848 User Manual
359
June 2, 2014
Formal Status
This document is confidential and is subject to an NDA.
Integrated Device Technology
4
I2C_INT_EN
0 = Disable
1 = I2C interrupt enable. Valid only if I2C error reporting is
enabled.
RW
0
5
I2C_PW_EN
0 = Disable
1 = I2C port-write enable. Valid only if I2C error reporting is
enabled
RW
0
6
SPD_SEL
Master Frequency Select
0 = 400 kHz (Fast mode)
1 = 100 kHz (Standard mode)
RW
0
7:8
Reserved
Reserved
RO
0
9:15
CLK_DIV
Internal use only. Do not write to this field.
RW
0x62
16:19
Reserved
Reserved
RO
0
20
CHKSUM_DIS
0 = Verify checksum with EEPROM read
1 = Do not verify checksum with EEPROM read
RW
0
21
Reserved
Reserved
RO
0
22:31
EPROM_ADDR
EPROM Slave Address
0b0001010[ID2][ID1][ID0]
I2C address to use for the EEPROM for commanded master
mode.
Note: The initial value of this field is determined by the setting of
the ID[9:0] external pins.
RW
Undefined
(Continued)
Bits
Name
Description
Type
Reset
Value