IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 33
June 7, 2006
Notes
PCIESCTL - PCI Express Slot Control (0x058)
17
EIP
RWL
0x0
Electromechanical Interlock Present. This bit is set if an
electromechanical interlock is implemented on the chassis
for this slot.
This bit is unused in PCIe 1.0a mode (i.e., HPMODE bit
cleared) and should be set to zero.
This bit is read-only and has a value of zero when the
SLOT bit in the PCIECAP register is cleared or the
HPMODE bit in the PA_SWCTL register is cleared.
18
NCCS
RO
0x0
No Command Completed Support. Software notification
is always generated when an issued command is com-
pleted by the hot-plug controller. Therefore, this field is
hardwired to zero.
This bit is unused in PCIe 1.0a mode (i.e., HPMODE bit
cleared).
31:19
PSLOTNUM
RWL
0x0
Physical Slot Number. This field indicates the physical
slot number attached to this port. For devices intercon-
nected on the system board, this field should be initialized
to zero.
This bit is read-only and has a value of zero when the
SLOT bit in the PCIECAP register is cleared.
Bit
Field
Field
Name
Type
Default
Value
Description
0
ABPE
RW
0x0
Attention Button Pressed Enable. This bit when set
enables generation of a Hot-Plug interrupt or wake-up
event on an attention button pressed event.
This bit is read-only and has a value of zero when the cor-
responding capability is not enabled in the PCIESCAP reg-
ister.
1
PFDE
RW
0x0
Power Fault Detected Enable. This bit when set enables
the generation of a Hot-Plug interrupt or wake-up event on
a power fault event.
This bit is read-only and has a value of zero when the cor-
responding capability is not enabled in the PCIESCAP reg-
ister.
2
MRLSCE
RW
0x0
MRL Sensor Change Enable. This bit when set enables
the generation of a Hot-Plug interrupt or wake-up event on
a MRL sensor change event.
This bit is read-only and has a value of zero when the cor-
responding capability is not enabled in the PCIESCAP reg-
ister.
3
PDCE
RW
0x0
Presence Detected Changed Enable. This bit when set
enables the generation of a Hot-Plug interrupt or wake-up
event on a presence detect change event.
This bit is read-only and has a value of zero when the cor-
responding capability is not enabled in the PCIESCAP reg-
ister.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES12N3
Страница 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Страница 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Страница 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Страница 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Страница 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Страница 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Страница 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Страница 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Страница 142: ...IDT Transparent Mode Operation Generic PCI to PCI Bridge Register Definition PES12N3 User Manual 9 62 June 7 2006 Notes...
Страница 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Страница 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...