57
CHAPTER 3 CPU
■
Instruction Cycle (t
INST
)
For instruction cycles (minimum instruction run time), a 1/4, 1/8, 1/16, or 1/64 frequency can be selected
using the clock speed selection bits (CS1 and CS0).
In active mode, when the oscillation frequency (F
CH
) is 12.5 MHz, the instruction cycle for the maximum
speed (SYCC: CS1 and CS0 = 11
B
) is 4/F
CH
(= about 0.32
µ
s).
Table 3.6-1 Explanation of Functions of Each Bit in the System Clock Control Register (SYCC)
Bit name
Description
bit7
SCM: System clock
monitor bit
Used to check the current clock mode.
When this bit is 0, the clock is stopping or waiting for stabilization of oscillation.
When this bit is 1, operations are performed in active mode.
Note:
This bit is read-only enabled. Writing a value to this bit does not affect
operation.
bit6,
bit5
Unused bits
Values in these bits are undefined when read.
Writing values into these bits does not affect operation.
bit4,
bit3
WT1, WT0:
Oscillation
stabilization wait time
selection bits
Used to select an oscillation stabilization wait time setting.
When external interrupt causes a return from stop mode to active mode, the
oscillation stabilization wait time setting selected by these bits is applied.
The initial values of these bits are determined by options. Therefore, when an
oscillation stabilization wait time setting is to be applied for a reset, it is selected by
options.
Note:
Change values in these bits after confirming that the clock is not waiting for
stabilization of oscillation using the SCM bit.
bit2
Unused bit
This bit is always "1" when read.
Note:
Specify "1".
bit1,
bit0
CS1, CS0:
Clock speed selection
bits
Used to select the clock speed in active mode.
One of four operating clock speeds (gears) can be specified for the CPU and
peripheral functions. However, these bits do not affect the operating clock for the
time-base timer.
Содержание F2MC-8L F202RA
Страница 2: ......
Страница 4: ......
Страница 32: ...16 CHAPTER 1 OVERVIEW ...
Страница 90: ...74 CHAPTER 3 CPU ...
Страница 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Страница 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Страница 174: ...158 CHAPTER 7 8 BIT PWM TIMER User processing POPW A XCHW A T Restoring A and T POPW A RETI ENDS ...
Страница 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Страница 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Страница 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Страница 258: ...242 CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 EDGE PUSHW A User processing POPW A XCHW A T POPW A RETI ENDS END ...
Страница 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Страница 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Страница 371: ...355 CHAPTER 16 WILD REGISTER FUNCTION 16 3 5 Data Test Set Register WROR A test register Do not access this register ...
Страница 390: ...374 CHAPTER 17 FLASH MEMORY ...
Страница 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 434: ...418 INDEX ...
Страница 436: ......